From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (qmail 27073 invoked by alias); 20 Jul 2011 22:24:41 -0000 Mailing-List: contact archer-commits-help@sourceware.org; run by ezmlm Sender: Precedence: bulk List-Post: List-Help: List-Subscribe: Received: (qmail 26050 invoked by uid 9674); 20 Jul 2011 22:24:33 -0000 Date: Wed, 20 Jul 2011 22:24:00 -0000 Message-ID: <20110720222433.26035.qmail@sourceware.org> From: jkratoch@sourceware.org To: archer-commits@sourceware.org Subject: [SCM] archer-jankratochvil-watchpoint3: Merge remote-tracking branch 'gdb/master' into archer-jankratochvil-watchpoint3 X-Git-Refname: refs/heads/archer-jankratochvil-watchpoint3 X-Git-Reftype: branch X-Git-Oldrev: 831c34de8973202e10167fa14c412901dabaa6ee X-Git-Newrev: 542da12e83373801c8f05ce2a6ebf836dd4d2b49 X-SW-Source: 2011-q3/txt/msg00042.txt.bz2 List-Id: The branch, archer-jankratochvil-watchpoint3 has been updated via 542da12e83373801c8f05ce2a6ebf836dd4d2b49 (commit) via 8d62a695cfeb03db16ddca36cec1820ea88c8ae3 (commit) via 2e56713adcaa05081b8b1ec84c4e0ae6271318a4 (commit) via 9d9a570165d534fe676eb1529e5ba9bced37f3ac (commit) via bb0a793fe51061cb875b045d07c738f692f1cd85 (commit) via cf79d1c560165b507dfa0dfa8525c2d48b68d38b (commit) via d307f3f2dbf3a34cea9a9d19f2709c1e15e23913 (commit) via ad3d9ab5c783ab58ca0207d9d44169370e662fda (commit) via f35c0b67e636d7ccddfee8ace6b462a73394b482 (commit) via 406d2a269aaeff6148cae91a81e56267e05c1dff (commit) via 59a58ac53ad1625a0c7f5b36d193026d671ee64e (commit) via 73ad5db2604b950426d0d5d07f1921a45657001d (commit) via 96584d33def1eb2e918112fbe81bfbb841370166 (commit) via 87a8b6cb269109f149cd4fbde8955e2fcdcb631a (commit) via 3b679b8f4c54fea282da750f4b6452184b45dae0 (commit) via f3309d4c0d5effeafb6d042a24b3769235a681bb (commit) via b17a0223e61aedb10829b03c52a5c0726ea089f3 (commit) via 9b5e767eb35e5ec78ab5fefaafc231b966a2aeb5 (commit) via c5d7b782510cc1973dbaa33863a253674af2476a (commit) via b81108dade63a937fac70d49d18b1bc9aa187fd9 (commit) via b98bfc0b341d1a0256eead1b80ce235c4a37f988 (commit) via 013ae742f1bbe19a6c13946066b904e98e84163b (commit) via 04fb3a0afbfe956de77e9b290c38efce67660ed5 (commit) via 89ed0b26e81d6ae6572adde1feae320a01321c11 (commit) via 3c4a91b873387673660639833d96bfa5a1616889 (commit) via d63a541607869191cb9b4275770017bdf34eece6 (commit) via 0f2bd1cfe3c10d7249ca64a51d7c59eed08bed21 (commit) via f66fa3127ab91a8d1a6784ef3d072bef87ca2758 (commit) via 84a22f1c2284d33fa91aff1bc240c13d039708b5 (commit) via b7813c9ca3110fd6a5e0b6a6b8965ff0cdd29da5 (commit) via 4c7042be03e259c907be368302fca9f15f5b1b44 (commit) via eab39d675aa9597d48724b91cc55828f7dc08f14 (commit) via 2877c7ce99a8b94c6eebad70a6f5fa4852c2727e (commit) via 326f58e9915854ed59572cbd5795bd79c36ec77c (commit) via 8599d0975d5a5b374bac0739ed620154e4df2882 (commit) via 523535388342fc51e94f0db5c1fe975a55de95a7 (commit) via d7c98194c92e06e2d47d6698b47e84f30a026dae (commit) via b2661971598f2874b670acf6a3efc246550aa2f3 (commit) via 71cdc39fa1270989b8ec7e38f010bc8ef8a6f265 (commit) via 4634fda269b6bc0edab4d35b6fa9afd06be98f78 (commit) via 879758acef31c12211e13ffe500c530f3784d6f8 (commit) via 98b2f4f602a5110f21798dd6f3bbb2e9901cbfa2 (commit) via e8482913963b4b5bc69cb22c50c77b87c4f9784d (commit) via 83253b72931a0824c2936c2581eea2070f570be2 (commit) via f7ebcc40737dec5573a330e153ca6f6a36ca930d (commit) via 46ab31d2e9edfa4f1ce9f559e5966b103b58e64a (commit) via 982bc97186860695df5c1979f0e0a6d7d4a6d3dd (commit) via 872b7668686ffae68f1f3397de9d68512679e8e7 (commit) via 273a2e8358e545b1740296485dc07cfa468fbe67 (commit) via 959c84add59f0b5f076c16ec0de0d86fe803d348 (commit) via 5051b741af115cf297fa03f91c9894bc3664eae3 (commit) via aaf99e37f69b06a5964b2ed498ba31720422a932 (commit) via fcc51a3385b147c074ff0abb0ddfcdece40d100e (commit) via c4f0e1880e986f8a359b5f9a3d837587706cfd4a (commit) via acfe85f56075910a3ba5e8b76189e0770079b8d1 (commit) via 1240d00ef2092028f3d3811ae4fb9295edaa7e30 (commit) via 5fa49ba4e80d342b0e2b7e7322947c7da45524e0 (commit) via b3c716393afae25cecbd588547b1d8efd6289433 (commit) via 06c711c6c945991bd95cdc8a4ce72b2c8ee80732 (commit) via d80c734110e0923e65b1d55e9d1c593e71af8a68 (commit) via cb53181e94b0910c67910adce70e69086d5ee0a1 (commit) via d086d10e7e4a7efe89b4f7facd9240ffb0dc1312 (commit) via a6e18163f39e0d8432fb6407c833067498c1e16b (commit) via 814ebff94c3ab7b6aafbbb281b13d5003bb6e253 (commit) via 3fbb676961751f4c388a39ec57a082223a0e6cbd (commit) via b0d69d3cfe69ee610c7a3a32fc033f54d2c8312a (commit) via a9ebd6673b5dc9d08e7b88cfd6f81bc92a28bc68 (commit) via 7bd518fd9738c50a5197af2b184acd97e4d4df40 (commit) via 35a5e6fd4ebc16e8b08dcad7a93206913237f014 (commit) via 844225ae043315e51de93011829fbc92e130c4fe (commit) via 096bc64b0669d08947294daf79d7576288fd77db (commit) via ba52ef129052b3036188734d0783b1a772897e8e (commit) via 4a4c3c574db12e265dc829bb967ff14f62c095a4 (commit) via 5761123dc0b69a89f940e8894f5f8f7bd1d9574a (commit) via 1def77069162fe168a472733759ce94f223b75cf (commit) via 5f3da32a5e1b2b36a1a5a352b80289f5cb0e3da4 (commit) via bcfa5b4631463732b94e697a607d2b2b1fbef27f (commit) via 1a22912eeec35903c13195b7ce5ad18401c19af0 (commit) via 08369ee371ee74f55ca6fd16ccee1b88985132d8 (commit) via 417fab5d1ae189d7d3f30515560927884057939b (commit) via 693423e7f7958112c723289855179e05bee273bb (commit) via d8e82ca581adc62de2d816cbe06c4ff87b1444a9 (commit) via d38fa148621cc1679e8035b10bb3ee441ae6c3a7 (commit) via 04d14a06af5420d3737340399de89ee9a493517d (commit) via a950b351ac34fd4eb1e737d33239f4719efbaa84 (commit) via 27d1cc7cca74da1ad194ffb8249b371e650f68a9 (commit) via 4ec36e2d3a3476304d1dac50ab6a3df0955aa9a8 (commit) via 5df3005e3951880b55ff154208b5b074a8b2220d (commit) via bb1a59adb60fce6c90067718b4c7202abc730d7d (commit) via 5fcef10ce98a58a5ec153f73ab5510b57c3dc29c (commit) via f6b77f5d4cc349d800440789e9fce8f476641e9f (commit) via 737a3f6ab3a6403013b8f4299847656d34378f90 (commit) via 303a8782e46605fa7978f5256b3b2a8695f407e5 (commit) via eb084f33f1d9abd777cb0d6fe6e36c866c77c1f5 (commit) via 4580b7b5912496cf9a3ae48b8361848fde0720cf (commit) via 3ce54eac3a187fc67983dd408776c26743b4248a (commit) via 21d2cc94055b6a6de93f3a405c739f74fa3c4626 (commit) via 8842cedf390f8ffbf5961ed439cc79c267d547f8 (commit) via 95e4c95776a4a184eafe0264671d92655d68a450 (commit) via 036b55e29af8ed5f656a7e7c81c3dba97dfcb5c7 (commit) via 72d03548688f26d57d27f538c1a3336b88c995b9 (commit) via 07d9f069fa53b7c4a32fea3f01a94a01694fc1b9 (commit) via d270ca1a5607605ca91205f5e34b04aadf483f32 (commit) via 99f9012eeb28f178edebd61e20a00a2764f44342 (commit) via b77fa2c6be01f68cb84dfe7b2760171044dab265 (commit) via d0710dfa423efe752c9ff6d1c9bffa88d57bc656 (commit) via c2f94aa7de1607173153c00c9504d8d773ab771f (commit) via cb04f1b39a1757e11b0278d3588632e8515d9b55 (commit) via 16008aa989b0c2dbb6348a7bafe5e4cdac430bfd (commit) via 873aeeb6ed6a9d621e25d0c957fe201cb77af50a (commit) via 2142eb8cf1ba3c13f77f99f971f211ad9276ab28 (commit) via 285b9b7e21109edeaac1285f59b93cd0f973af64 (commit) via c58f05063b6d739c7990f7cedb91d939c5099ce8 (commit) via 4e8eb6e55b09faf57f002365f5d8f5eeb3642fb8 (commit) via 7fe3a8a73e29f43535cc957d1904ae8d36da1bc1 (commit) via fce248b23dbf27dc62a82cf6504f0811b8b58a8c (commit) via 3b23f09ef73e2a472215149ac5e4b71e62f3ab1a (commit) via 5e48f104ee1ff264af86f1e29f5a6270bf611320 (commit) via 7191cf3b58ac38bfa65a66c67b401d36a66ffaef (commit) via 777c55b151227108d9734d73eecc13a0a88237f8 (commit) via d0860262108031ec5f9f04be1f660faae9512bf8 (commit) via 8da8afcbc442dac3d4b8d114b77c1c8163702ed9 (commit) via 2d2c51a48c017bce67ccf34cfa44622c4215a483 (commit) via 84c140ba19fd68b9f8911b104af2f975931d0b3d (commit) via 3fb678fdec6e1ff80270b2dc5eed1cee218ebe74 (commit) via 2029146eabc0f4f79b503f10d5b7a386ea58680d (commit) via b696bab6b867addf75a3a93c4553bf4cabf39100 (commit) via 1ca93ddd338028424af90d4cfee5387ada9b4666 (commit) via 28be861bd09ba14c72a9f80b963d69ec195f8f2b (commit) via a6276821b897bb7b1140e156c189badedd6adddc (commit) via 106649f786e3e94b3b7bcbbf121dfcaf09d63acb (commit) via 4414aa41e261d12221ea262a28f08d2a61bbf8d7 (commit) via 79c785058bf69f28c01aac1223d3237a79097949 (commit) via e50cebc2bb3ed590c8bd30083b8e511f0c94f10c (commit) via f92f1a48454f9eb76c84d819976bcf235feec9e3 (commit) via c0cfd78e8522c5ef61f77d5c613a0a0d7d6635fd (commit) via 4dc5b0e7836af7594fdb47061122a5655e5d4a82 (commit) via d71b9d2fbd7de40654c6cd0ee3f7d644c84b5063 (commit) via cba2cb696623bcaaaf50693a7acf994fa9fb541a (commit) via 6a68abffc2a73322da2d93edb6fa6b94041ddba7 (commit) via 660100bd9bbb0269fb8a76f82ea4a80d72cdc844 (commit) via c92bdb809c286916b2ee6c267dad6a58a5706a62 (commit) via 67e102403d7a0b16395389587713e703b0267ab3 (commit) via 2daaa790297294478cb724dbec677879580bb2cf (commit) via ff0f68a9f81b51cdfa2110af91cdcaa27d3dc746 (commit) via 21c4d3196c52ae3cf2c65d1eb42b9b70fc9da374 (commit) via 9e7800188627afaf57ab34bc74615c36baaf68d2 (commit) via 4c3fe369a33cb6fcdd9a458dfc71238e4ee7e54f (commit) via bb1583f77567349a6465b32560a1fcde68a2aa26 (commit) via eac7c901ccbd5205e929ecbecd54ad08d0ff360d (commit) via 8f86b5f26562ae8fb998e3f1fb912f07f1eb19ac (commit) via 2a1326d1b11910ceabea3ab186a262fe9a2696be (commit) via 3c8211c0eb27b1490ebef317c8bedd2eff783c7d (commit) via 58ce47c5da5c057e81e7d245ee27bb8f60410165 (commit) via a3d19784df21f6ff35bb0a2f95ebbd5726f73c9d (commit) via 1307076d2bb7313f7791c511b6ee8f781eb92870 (commit) via 0c9ea96084d9c595cf6b5cdb51ce1bf155cf82fe (commit) via 5ca93ecc6d937ffc123412330b3e30d7c94e8749 (commit) via 2cf4d0554c8db2fecd52f1af1326c5d7843dfd95 (commit) via 36c03aaf0dc3b0bb75b1e4427839a8ae588b4979 (commit) via 2ee66ad397f986b5945c96dd3223988b3a33c58d (commit) via f167e474f256d064ba4526177e565f9b4e80b3ce (commit) via b1c20bf49863552caf2ecd685818ccfaa0853f49 (commit) via 8ec8940eb27132e04feacbdaf2af254da186ac4e (commit) via 99121957597c3a12c8d44536bc4b10c2b0b7b011 (commit) via f0c376c93cceeffce3e7b879c20a1ab9787e102d (commit) via d8b2f9e4483e2c680e9244a624fec610a6e837b9 (commit) via 57ed36bdbdb7e41e0573cdb18e3aebe5c65ff96e (commit) via b5c62dd321525c2f468e295c7b6273d113e46a7f (commit) via e4ba93fc2acb7d7a665cf873d7ded0657f86ff68 (commit) via f9f7ca9b1883e24ab2841192441e74c844a280e7 (commit) via 6e04e9880dd922b518d17427aa7c4d32e7047f3e (commit) via 5ad0da8331a0b167c952dc008ecf7c875e46d8c0 (commit) via fb78e52cc4203ace7bf7aa188e39f23707d558e7 (commit) via 8ee26c5bbba4da0d2530fefc81d91f193f52f723 (commit) via 066e5186466db54b5dd315e9cf9abc5a73949b50 (commit) via 231e9639bf07930d729ad3ed6e39760ec73d4e6a (commit) via 45b8dae15e0f07a3a14884a9897e95e74da1c9d7 (commit) via 9808f28cd4250a5a1736b92cee63973730c252cb (commit) via 73d1a0e39af77d0c90a7d1a8d9072eaace308032 (commit) via 24f95a4d21151c42c3c5e1038605752516155a38 (commit) via 7235c7aa1b3f21bceddd18ddf401b3a29cd94555 (commit) via 8ef43878c74382f9e97a8f019f6a36a1e38b5ac3 (commit) via 2ed46f708495f9e836e5de844cd08bec4bc44631 (commit) via d26921b8ab663750c6ac6ecd5b067af88f24adc1 (commit) via 03e6b095c94ceec596c2e8838fe3d84111b3400d (commit) via fb2f27d359791abbf8ca89dec520d5a1cbdad1d9 (commit) via a2fc30e56d89513064cd63b2282caaf32350386c (commit) via a9132a37b5be7481754e8e6e04c15857fe3edecd (commit) via 685e9fd1355b9b7c125056f6e1a8b001a14801d2 (commit) via f7956ea4e1b85fbdb003cd7746a5a7794675eeec (commit) via 89139d7e02abd8be273c136a2771b46354d539d6 (commit) via abd955977d29909c3ab40326920658dac3682b4f (commit) via 005fa115aeb9b2912288bbfb903bbe0df5a8df20 (commit) via 8ea405cb6bc9433a74db239f6c5df5ee23aa13c7 (commit) via 8e0e6d6c674c223d9ecbc106ce946a1c59c062d2 (commit) via 721bbfcf65dfcf013f990b453a71942e25f59ec5 (commit) via 7a47a0aa5d6468610d7bdf3005c5e6e43578f413 (commit) via bfca7edcfd82417ebbd41d1f81c81681546a70be (commit) via 4438deacdeb3cc14f8faa4cb048819ed8d15bf49 (commit) via d0d20d20a3a5b9962be0ef0384d3e0f37f88d01d (commit) via b19e1c9388b69f31bb45404d0239a8b84983a2ed (commit) via c73e93cbd7c6effee5bd87d622e5981986b783a5 (commit) via e0320bfc04bdf9867e3b3668f938569ec6210d33 (commit) via 3199894bb913f8418667e38418a5263c365058de (commit) via 820f5582d92c8ec403a48e4cce9fef6b4df0ece9 (commit) via 60595f5820e3987b84b49887de7ce27aa7c13430 (commit) via f79d447e41fbeb163044c365335b08f8d363c854 (commit) via 37ed389184eb6d472d433bb9940ab81945b014b0 (commit) via ec55b84eeaaa0e16fb752dd7b2934c1de38ddff5 (commit) via 225c042e8c58864a404eb3439c5d230614dc6f83 (commit) via 0d7c9cfa15376ba281eda91e622836744c68f355 (commit) via 54addd01b28fe28e0fb82bc6ac3388f67e153f27 (commit) via 014cd954dbaba4ebf6a6e0444c4a57c78c32144e (commit) via 01f4cc7ece49cbbb48f0055018a53dd82c5abaa1 (commit) via f8d6575f11ff25eb2c7408a505425e90e7e61f82 (commit) via 81ad1f6b3bd1b5a1fa136001bc9bf03e2622dfd0 (commit) via b985826f359b115b16973b0e91173ba20af55394 (commit) via 0863865ee27d036da4f5e1897bdf77925e2dc91c (commit) via 8f80c00f723ae535ad815dfa26934f0d5fc48990 (commit) via 363b9c078c99ce62c2221ab80da7d246a445d21c (commit) via 67db9a8d425bfc3f8936db0e55b963b168276a73 (commit) via c1f67a9021d2a1969271953017c6f12f3bdef143 (commit) via cef65feedf2d0c916fc652019514ab2af6359c92 (commit) via 8dc2a7c3a814204bb80c18384b883d51fa18db2b (commit) via 60b24d7d94369cc4d74a721dbf7beff39c2a3cc9 (commit) via c5c16d1eca9df2dd4b784a52a702a784009624d0 (commit) via 9d71aff6d2aaf996a40ece05cea894f226741aec (commit) via e1da6f94d4d23dad87bfeb2b37b513b7a74f9d08 (commit) via d19f1403ac8eb747be618b55837630cc80e0cad7 (commit) via e5d6c919ca5e3ac435781aa2a3d03012fbe75a27 (commit) via 0823e0bde5e84c0a27ed0c32b00fc18d36d6cf27 (commit) via bb3731548742ddcd7a0e97dc8204e0a5c821926f (commit) via c205f924b3bfe0da2917be3b7efdc123afe72f09 (commit) via 6fc569697af097174d69ceaf3b71ba9522795588 (commit) via 5d7688ca82dde51046a57c0a4ac15ac0ff1bcbcb (commit) via ac7eec5cfaf8a4dd364779df28b4f89cc2409a70 (commit) via 1b5dc898b91f68fa9934451e5830c79051c1d2fa (commit) via 806f1ca892c4cd3d1d76dd9d50bd0d148daa92bf (commit) via b88ff45f78da19b3eb8957e2e22a12d41dab1e4e (commit) via 06eeeadfef071235b4555fb0b68b95e0f698e2bf (commit) via b44090489cd809ca4806e6ff995d3e81bda7b3b7 (commit) via bc4114df6ae037169c9aff35b41cb478aef0db95 (commit) via 4c86c7593ae509c18ae6fb77f2b70bfd1e2756f5 (commit) via 154b8450272625dd694e94de666d65c2b10a6bdd (commit) via 2b92fefceaa024d06481e7e744a77b6305333441 (commit) via 050b8bdf9047cffbbdd4494fd43f61d95adcb5e9 (commit) via da9b132c8c1a41e681dfd4fb70c94585bb2a030f (commit) via bb1c3147ddeb61b3da5c1dc9e43b1e185b61cc37 (commit) via 211ba43f2667ffcd3b127cd75aab6314083ec78a (commit) via 84f6e6bccd62bcb2adff24272ab0ab3e82d75fc5 (commit) via f8693445be5d0845ffb729a530eb5bf2b2814956 (commit) via 6c009030ddb14d7efcab8ebd54d422e36d68a952 (commit) via f7dd52768b254ac1d111ad3e207a4501d52f0ccf (commit) via f319ea09e78c2ed6decf2b4102d5479d2f2311ed (commit) via 2987ad9967e350f3c0b0ce2cfd136d65368cf039 (commit) via 964fca32556de0df0f736944a033d94a9901ab95 (commit) via f00027dff9f37e202f9fe9559be77bb62a131a65 (commit) via 55066f0271b40fc765d44dfa5063c41698bee2d8 (commit) via c962cbad8818e9ad034067160b074e97f8b367cb (commit) via 1d239aae6458383f4e11ec0118915fc80266c542 (commit) via d953e9c969c0aad02ee4502c162e6b6598be374c (commit) via 970b5400c8c63d56773993ddb0238eff82182464 (commit) via 322d59cd257179e18d268b26186654dee3a1e817 (commit) via 7f49590066ab8a9d3de1f933f96baeb1d2bd6033 (commit) via d25b340f2422e3bcbbfaf3ea1c9e8bcb6835ec0b (commit) via d85391173658dc6dcbf1acc5edbe331b1296f572 (commit) via 925f3959c10fd4098b4fd7265504a171a16d8a08 (commit) via 4d2e8a320550e7efaec1cdb98ef9d67a7ca25fd7 (commit) via 29d066aa6b7a2c1c305df264617ae99660e3b31e (commit) via 783373fb16cbb88c189d3429df418d3795300fd7 (commit) via d84ecb34a451b1c7579899d06d6787140ae506c8 (commit) via cb27e4491e8f725d1417459e240371adb700b64a (commit) via fecc6d21eccf8c66549bd455117fd3e2a76327b8 (commit) via 8a3e5c1c1656a8f3231cfb527b23733a884ed16b (commit) via e688d095dcae33edd8f7a2347e430495e2e27cb3 (commit) via cf70314c466ee81b6699af887d1f15f36806a2e5 (commit) via eb893a01437d292046e2658f359283d6be92eaea (commit) via c4def346cd1811b28f236bca6146d11dd06fbcbc (commit) via cef05d4f05fc0aa9aab09c47a824cede33063d35 (commit) via 6c072e1d26a95fec213f1bfb7e9630d388dd4840 (commit) via 2b2d977921d538efe9d1ee96710fb0e0bdece67c (commit) via ac40faa305e495fcaff2e4d9420fdbe5cdd0662e (commit) via c30bf4601d21d93ae0f9ed31e237b0b8c03822c9 (commit) via f720bcda3e9d8725627934b8bd69245ac9dd8df6 (commit) via 78463a8243cd3d18352d9dffee269a0a97b55c71 (commit) via 9ac2eeaba2e238d44d8107468e3d5ed23407f768 (commit) via 35f74e78672e7fe550d4b9a02da7790aac964d8e (commit) via 2c17c8bf9a96cbbf87165133d4df5d10cb799e2c (commit) via f1aae0c57eea40b177ce6b73d1183f0f3f919706 (commit) via 23c8a64130bf784591ff5505f51e2d9d05815d9a (commit) via 73020efaf1860119c3775d1efd3e896ef0da2753 (commit) via a03c034dadca211c0c179497907a776a84b024f7 (commit) via 5c9cffe047056e7934e1f40779fffb8d525576d2 (commit) via bc9f981a27f494a0ccd1dd0e40fd21ed840c7d1f (commit) via 0d4c071184d3ab290c3a9b86070a76550c8e63a7 (commit) via a0069ae668a7aacbc3ffced73eb439f532d980de (commit) via 2c9c556617a7de8657c25b512d272c26b070ae22 (commit) via b5eb3d21f0191f13b72b880321f5f7cc2df602e2 (commit) via 7ad4069a7135c51a3ed46efdf511ed7fa1b93a58 (commit) via 1f3ad2ec0d023a1252460373f47a34f211bc58ea (commit) via fe868196e2ee8e2edd770fde2f127a63734ced71 (commit) via 68ae2479904c7fa8de17cac86931d30351b88d9d (commit) via b7b36e4106596a7751a923ab3e55c9b5b7934aaa (commit) via 7ae5c2898f11dbb34b29ba7e6e0ead5a02a15d2e (commit) via 962d7febf7bb03e6919a85d15ad3bc41bd37415d (commit) via b5e4dafb237b96fcc6ede7f6b78483b8533335fd (commit) via 6a722b0cb51951578c795fa1bcca51378d067336 (commit) via 5509b611232150ec506df685831b0c01c7dd14c5 (commit) via ab6c9ef17d423b57f3041e537c2d1853d36ab4b7 (commit) via 64d7baff107c4d76a6de924f4af83757bc6e2843 (commit) via 596066745d02713eb0b04b0c99eaf78234e6ccc3 (commit) via 58e3cb7a5d561b5070f99a860bfa8ad498b5bcb4 (commit) via 35d1f5b056044c054d80327449933ac5a87695a0 (commit) via 3a73b721676b4294f0bf3157b6b1bd9ee6f3b7c4 (commit) via 897b48d56d0eb5baa85c6223b95b50ec5db0753a (commit) via 73ffd889297954f134d22a4f7b8c8e103e1afc11 (commit) via 000c84fa5b270f8a5ec854c851e87934453c263f (commit) via fa0ad1f3fa99e7de723328c4645ff9ed60df7069 (commit) via c7a51001163138660845eb8a4008eeaf4ea9b35b (commit) via b0e28d368df806787829393db8277c9e8ddf934e (commit) via d5b397191d6242fa1b0941cdb328c421bf2b09a0 (commit) via a4258db70b2f727b2c0c06fceb162733a818834f (commit) via 00b384a74083a65a4f5165741968981372aff978 (commit) via bbfca40dd018d804e8816097b2fa13f2b3a50179 (commit) via 7820ac6214ef3149b3856f4b62c6e60595de9961 (commit) via 7c7bb3f686eb1f50e253f35bac963c1bb1dda9e4 (commit) via 60deb1b873953e7e8bad2727eda4234a99059995 (commit) via 320f68c107d8b3e7a184bd4dca3d5ce279c7d01b (commit) via 578be59f12947e1ce5d8f829cca25ffd5eaa0d52 (commit) via b304e1f3bb4fee38d829dbd85ea3c0f43399aa7c (commit) via 17b43a9509e2609bc3029e32170038cb0fde5fda (commit) via 8d4ef3e18bb9c253a0945f548ad2fa72100254a6 (commit) via e141c1ecc4555121f7a1537da8328d25cacc9958 (commit) via 3856c0e1326e8746313cf1614fc2c0fba2a9e247 (commit) via 7b8ed6cd558ce69894df3b70fe6ac43117415ad1 (commit) via e0b66f37b384b7353b0abf6939fe84d8f0945faa (commit) via 7ef857ff9718956cc6096dcc40336b45724332e0 (commit) via f5913dbcec8b826d300ce7ac0586e57081a43ac2 (commit) via f8fc126fca752b7f19a097c25e5a54a25eaa8d86 (commit) via 4e16eae2a7002565004ead34bd1536cc5ac31482 (commit) via 0bce03d1c537f8553c3a0d14eabd629eb7778811 (commit) via 7be2a6b18eff4ebf23564191237fddc21780f6c4 (commit) via 04049c33424a7632b5547a58a57f480c73c117c9 (commit) via ab86ea7b4eef4048c784e2f6dada4021fc67bed7 (commit) via 983fe3dc902901f5f863361078bf23d4e506caf4 (commit) via 6daa8f430da509ac28dae3dd9f6d6d03bfbae5f8 (commit) via 06c6e4f457c209223f04ea395ed8ba3158c5ea70 (commit) via 5a61a6268f973cc777edbb870d97959ab150ff01 (commit) via d23496f7ecc5059de8ab1fdc710d4713500a2a58 (commit) via 3c9bb5c531172f1ac9325936949ae67bd449912c (commit) via 3109a93bee2d2591b5f24e16e37c133f87d4dd49 (commit) via 36d4e5636b8d96610a2d004ff0f3cd7020549965 (commit) via 43d3079a4c10cc0e24dcf1f186cb9f9afb22fc39 (commit) via 67673d5ca72938c2354f49408b567b87a87910b0 (commit) via 65bf935cf4d00b44569a052959823a36772e6432 (commit) via 57c202264077cee735b755dfec16cadc6471cf7d (commit) via be7cee3804936623fde468769216696148f266db (commit) via 5d6fe8093b914786c3d9e6fc93dc901feb5fce6a (commit) via 0e8cbeb71fa3de0dc6456becfe0776e1a16478c2 (commit) via d6bcd1c0b9730519d97d559d9905818062ec56b5 (commit) via ae92f160366617e4b7326cb2bfdbe3679dac66e6 (commit) via 8af6418532e40bb80c8dcf065c04871e8efd5cd8 (commit) via 2366743823756e915b0c886c0579328086f277e5 (commit) via a4c6b4143733112295c6d359f0f2ac7489137ebc (commit) via f8c852aa780f6b53c0576cfbcd326413a59680bc (commit) via 90ed58afe1256fbb9d8df73e90bb84c9c913f3f3 (commit) via 23b1ca2a70632a3300117dbc82ef73db75f150e1 (commit) via 4d94e6000b0422ddd3a3d0ff17542e46c7e402b2 (commit) via 566bcdbe9056e31964e0a04299dc3e8730c9f4e3 (commit) via d2ab7481bab242fa9beb5a8272fe783278c717c0 (commit) via e1133e8a8ffc55105d7489b507559536577c515a (commit) via 057a947749d6e63a9e380b80274357b5923b386f (commit) via 2ece73a482778b13e84d8d79e92f00a20ee65d34 (commit) via 04351cba945af33368c50f54cbfd85d0da1dcce1 (commit) via d906de3bd973c9b0b1dcfd101c2041b30efc7068 (commit) via fd2c06813b72628b87cdf3a26c83b4a1677a5781 (commit) via 0a988f86ebf30f057ee16b5d407f58ba38003967 (commit) via fe83dcdb4b7ab6f897460903305dd336bde3635e (commit) via e9d1051c8c4d7f5f1543663319ebbc9a85124db7 (commit) via 4e27712e560a52f3c5bb617af8d0c7e22e54bd8b (commit) via c1aa50354b133be073be1de53cc342da9a77f003 (commit) via f02360a7c4836cb874e428cdb20c6e506b8f3f94 (commit) via b6b2c802d9d6d67548ab24c517e5e1bc83d83ab1 (commit) via 42080002c7e83b6e2b7d4de2fd89fc16fe4fc6b4 (commit) via d6021a936a62b6d45c41bb23e7c7bbf031a0f7e0 (commit) via 32f8fc382e25a0f7c4c0b81d6b92051d5e427242 (commit) via 8bd6924d85743a64f66965aa26f372f6c538fc4e (commit) via 880f85ce5922f221bd4bea9f5d8b18ccf0cc669d (commit) via e7ee35bacc0e587d4dfe04820185c2f38661b856 (commit) via e24bf762cbfd8331e9bb8b0f9ea8c6fadcd4b7b5 (commit) via 79e212f34bcbc348aa1a8499d792164b179415d3 (commit) via 69daa0ca6b3aef6e2f6b6cc941ce790001c8f8c2 (commit) via 00a69a4bc9472e28ea8a13e23af8b9e59f955c43 (commit) via a876f5f5511df1b28c75e1a951831d78bcc3170f (commit) via f1b9695631accf56d7c4d923e814ba0a2fbc3cde (commit) via 538ee6834ae5cad3102fc713eda4fad02aaca79d (commit) via 4597e3e878bfc6f0c2230ed50d055808df26529b (commit) via 276266975b07b77de4bf7ec235e50bd61d46be80 (commit) via e19080df1d502deede4535c302971847b699da2c (commit) via 14ffe183d5b83db89893cb9831f41e91524e19eb (commit) via dd012f61b2b43d8200d94f067984ca368bd430e7 (commit) via a201aa13ac05b7a2dd238ef59f49a9c64004224b (commit) via 915afe34a3e2f04207eeb8c7d42958be83dbfdf5 (commit) via 2bda0fe0775f5913b02526261b9a299b9932c097 (commit) via 480b0cd2ceebddfb3b802a1159846ef61fc943a0 (commit) via 369e11e316aebe8e3696baf6da2feeafd940e915 (commit) via 67ea3524cb23fea4892d8d0e7cfc1efc7bb9adf6 (commit) via 5a0b6590455eb56bdbf44618fbc25fbd8fb0efc5 (commit) via 926e38065f8a9c87981ecb55f08080f677ab2455 (commit) via fbd18a3e2a04a161758f771a64f49e70fbcbd6c4 (commit) via dbed69e4016c4f107faa5e3f4ff44f5b58181d75 (commit) via 43ff4218ca2a32bb73911cbdf3109f12eee68248 (commit) via fcc121ab82c978a1f81a394de2573d32eedcd103 (commit) via f0dc081132d2229a97b5864266ba18299fc8033f (commit) via 835cf7647bf08d33e2c7286b45658cc58704b363 (commit) via 8c89a7cf6296b10d04204981eef69181901bb9a5 (commit) via f658463559c9f03672b0fd226e4941f159e65bc0 (commit) via b96c1e44204ac4aacd3ab8a5e6a8ab9405ad3832 (commit) via 25275c5a6899eea4f981e364c70f764866e722ee (commit) via f1666ba44fb3da7711d2aa5767bad73c1de3bba0 (commit) via 8dbc67a4ba883a79e955459e24a665b9f916abc1 (commit) via 0280b9139093f51dba98e1cb1aee79149ef0ef34 (commit) via 036e796cbf39139e7a28c5ba9a90ee221c3d980c (commit) via 8497eeb3a57739e12fefd849c6875351a3ec5e0f (commit) via 3012e19fba0bb953f43960628c9b783bb71d80ae (commit) via 58524558dd13ec7f109c027c99aecbd6b68921c6 (commit) via f7f78b5195ad1dbf855f392c099cab7fbc54d5bf (commit) via a1095d0965336399dbf31f3588ce8eaa67655de9 (commit) via 9d5f08d6f93ad091e5b0733c299f7eb1c7a94abd (commit) via 91418c4d96655bf2d620040bab9d4b04eca31683 (commit) via 08af17fe8d80b3cffdc819f3cf122c4a5a56e9bc (commit) via 6da81da76a02b50b635495a6b5e63bc0a4bcb35a (commit) via f58d672f00e79435cb9e94ce3f03797bf3c7d467 (commit) via 69484510991736a43cd2dd3639993f3a8fb7fa23 (commit) via b042ae7feda15f893fb5739acf31ca25bf2dd946 (commit) via 56dc5ceb8c846ea50a83cc51de8687c5603e3846 (commit) via 7762f465cebf91dc11b253953c84f606ae1af3b1 (commit) via f5196d076011d4c432d1a12b09f04f1fdbbfefb4 (commit) via 4336c7a2c44d34e114d2b2ca15bb608a05c23efa (commit) via 1c463e3cebc2d04ff0e77b0ec04ae7906ef254f2 (commit) via 2825bb9e506bf3cd5bc3e01bb414c8afd0f86ea6 (commit) via 811ca069a7ef381ce2f59756f48bcc7dcdcaa258 (commit) via 578efa3a315d4844ad34833fd72c5a42b3203643 (commit) via 159c2cd07096bdc779ebf3ad8286a74054c49f35 (commit) via ddb8e278df4280325c3670159d81379313d675a2 (commit) via 9025df5be4c8ae06fbc040d4123375049f3012d8 (commit) via dd76f0447f9920cd958bc504b364dac2c9abd454 (commit) via ed7cc0ae2782f8cf2a237d2a6b63419a1becef8c (commit) via a939fbd5770b32e615f32908aeb7dd1b691745ba (commit) via bffd2056646e0abbb1611f8eea48d26fc973a948 (commit) via 3b12013585b91f8450012e5ee719caab07aeb49b (commit) via 7cb8edf238a1c57556d986ef0ece3aa8d03b5fff (commit) via 24c0ac3a5da34fbcb31b5dd5d55723de7ffe57a8 (commit) via b25d1792d6f246dd4675e64c2d5c051c0ed03811 (commit) via 44b67f6b464ec456793182183b3b47175d7d602e (commit) via d28e5067bf1fde683dfe7b3d5c3e97d24bd426f3 (commit) via 247246ce3b32a94f60d842250a4773f867727d82 (commit) via 3a14bd1a68ad05c598d0cb126495b3c0a6e244a4 (commit) via ae14b143a9445ee7a9c86b4d4bd55fd7bdfcd8f5 (commit) via 47cd6407eed65f9fae56739b3062910734374705 (commit) via a5cb3b798438675cebbad414450347db27d853d4 (commit) via 34f725e1cdaaded7adcf4ca712293b24701b71e2 (commit) via c872f0f77d3f539c95695dba6dc62c2cdb7c5c6c (commit) via dbddfab4ceeb9e94d131a888c17428695358c715 (commit) via 098c44473f30da40083d59dd4f7416aa03f9b051 (commit) via 2e3761e8b39216a94d587c2a313d7902819b8892 (commit) via 067f4f701e8a5108c063fc850fb879cb10efcbe2 (commit) via 188088d94e6dd3117ef7dd952b67eae5402f1b94 (commit) via 9c4ae22bbc77405f288ed02eef49d72870de2bc9 (commit) via e3d9b37bfa3d5ea64b71e17b54d798364b8a026c (commit) via abc6ef52b2dcc19aaea9d24245680847d46aa63a (commit) via 4a56deb7d50ffd520232bc93818aab720cfd9757 (commit) via 42403ab87a77544ec6556790d7e13cfaa983992f (commit) via 4bd68ff6be813cbf1ea0b150425f05c81072502a (commit) via 462efd2d3410feaa2bc93f89a994a18aec80bce0 (commit) via a72aaecd5ef596f831e322f6144a15de8f7ed504 (commit) via 016dae156e3036762c13e6efd4a317cabec0f014 (commit) via 0eb54b2d562590d335c6ae1ac1e5189d9ba96626 (commit) via 2bdc820adfead6aa7fdb16242280473af1040d4e (commit) via e22f2451533d6f187dadb172110c913aad5f3e38 (commit) via b73981bff96033c991de0683074cc89d93e3b562 (commit) via 2da93de625b3101f2b86cbb5064d67b314a7a058 (commit) via f19897f5904be38a25f0c6ae27f24c835eeaf986 (commit) via 0ddc05e6d067978556ae2fc241293648c4bf2ffa (commit) via ed46a3cf6d6c9489594afc0e68b8c3a5bddab25e (commit) via 5a265baae2cca80d6234c3c8166e7fa48eddc1d6 (commit) via d55b1ed48098d6e48b569b5e123f2c7a8e2ea3f8 (commit) via b6e89fa214cb5b603e8a114f040a92e005acd9cc (commit) via b7e3581ba9ccf585f514a1e07567548babef119c (commit) via 39f87a2be96319f5a1a776b1c6ae859cbaa3a145 (commit) via 512d8d2befb918820f5373a62389ea650930b70f (commit) via ea68870f398e0fa9a88e939956d59cf1ee870d03 (commit) via 9f1cd1a2da4e10653cf8f6844d9b2e59a3b5226f (commit) via 02f12d53de1ccf56c8129c63e1f1c7610c1ede2d (commit) via 1fb08aec00e063c15a73a9a150e5bf78b41665ad (commit) via 67c8fd78188c91edabfa0edf99d1e283d4316656 (commit) via fcde33c235fa5ba9e6cb35933f1cb1733c8a7276 (commit) via f54e94fe79b2576709dbf467bedf8cfe755e28e3 (commit) via 195b8a2c97d02be3bb1f0bd37106edebaa4e9ccd (commit) via 400935c3bbd286f3f686d6b0b361ebad1301f3dc (commit) via 35a623d75d89e3c579f6bac81fec063d73ac5729 (commit) via d52be39f4a7e6769f86e0bacb25cd030bcf5e968 (commit) via cfbe41c8adef92a26ebc26361d8ab280c77f887e (commit) via e55b40e9d224512d1ef6e6bc263b75d56e4d64e4 (commit) via 8f6bc56719382004e7715977a83c4c05a32c971b (commit) via c201b4b597055397d51d9b80f41b2f1e79c0fd17 (commit) via be8cb795383981e1870f6ebad1734d7bed41c5e4 (commit) via 37c7642831ac7cff6d40b7ff7c240eafc293ad72 (commit) via 01456f2e59a60398820fcaaa14494a0ca79b3bc6 (commit) via b2ab72cf0881136d1d166347cfba8cf59c41899c (commit) via 34521ccb0dd55c46d3ae5924f9be694f793a9387 (commit) via 954069ee016cc92b1ce25f335afd806c6ebc843d (commit) via a3878e76e9d07fef830a47d307e9a53d73877c29 (commit) via b498d9101ce7f0d6027020040618fcd5c8520733 (commit) via cdb12ef56cfa1953a57988be596c4d720badf85a (commit) via d99e7ae879feba252b4cb6ebbaf173bf31926d25 (commit) via 11e96b2b7ad7d256ac516f83a1e835114ee44697 (commit) via bd196e7a61b03f2ea7e5dcb0aecbd49d239d6390 (commit) via 0307ffdba59794c021a465c00b96da45fb12b157 (commit) via 3207577efbee830f3deb00624e3b654973abaddc (commit) via c72231e44e9fe3b9e4f2057bd5ee0ee8ac25f771 (commit) via 57f8ee76a145c65b2f72bc6f418ef7065f87c007 (commit) via 13cca21e05bffc0f4d89f1349e27740e9b52ad9e (commit) via aaca061b3d532b47edc473f7d3fcbc27207aa7b8 (commit) via e13121052d0f78e7cc079e3588a3973b81816d2a (commit) via c359a3da6eb9ed8d7d49e71a6da145a36d7e3dbc (commit) via 7c07ef6343ef845e92a18ea203e17992744cb78b (commit) via 14ab439ba841c6ba43566115ad92fc9522ac02b6 (commit) via c3fa85262a0586c06564f8a1dc7eccef900c486a (commit) via b0bee2113ed643c1c931511ada9ec1e2766c63b0 (commit) via b07c110f9c84461fc496eb4a862b10e6e8c1d22f (commit) via e578da3388dd1c86f4010efc1247ebb4824b53e3 (commit) via d0a4a5b2a9e8d88af8f90e2a617eea70000f07c6 (commit) via 48246fc491802387dce473f54713388d9678b94a (commit) via 5293b13dadeba5ace723770beb8f915fa39a50f1 (commit) via d86d913ca1d54a1abf036e1d0c9323682ede2740 (commit) via 089bfdf99fead8878c4490196a294e90fa4be9d1 (commit) via f47235fe61308fcb2dac30ccab24dee6443705f8 (commit) via 81508940e152fec4a68789f9afbffdce2af07730 (commit) via 207bc4f4dfcff58012857c7454a6d18b74610c60 (commit) via 45b99edf620ece5cfd6ff39e30cb8cd5a1462d9d (commit) via 3b1f9f3623e508376159e21a9b815a96df2fb8cc (commit) via f51737c40e98b9201af17aa3a579fe184f5c069f (commit) via 9df6e9ef9556d54d33b64e10e6045b9a2e317fd0 (commit) via 1e67c5ae58e588f62178be44df9956a610d66d88 (commit) via c5d906aef5076a46d0877e657031c218986aa3ca (commit) via df291e46ef15fe8d76c9f0de33e5d59530a2586d (commit) via 9da489bd794f888a81ef4ef83b750f949a414d7a (commit) via 85908f0628cc4d1fa3135db486bff9c62aa6c15c (commit) via 55b6f6cd727e8217279af19ca998a434553d69d4 (commit) via 1df62b5fdee66f4433d0a99be71aed1f46c90977 (commit) via 7e1d884aa93148e9c0c916df7886561e171831d5 (commit) via 1f50485d4f423811129966aa8b92c7a897fc86fd (commit) via a62eec74fa07690cea975bfc26182b3561360e50 (commit) via 7b8c9e330bc835cb0f578ca2b073f8b5effc46ba (commit) via ec2c501d47d18a316835cb39bb146ef6856458b1 (commit) via 8400dbb80e6d824bb97475252429c9b45181669f (commit) via a9d812d7aec2fe25ec417445ee3ccabdf76ad496 (commit) via 33cf850f729a4edbf55f6af1091393de558c2bcd (commit) via c2d0787d539509305cfe57543062eb9085cf7ea7 (commit) via 7f24d8a8240a8f42bfa789e5f2a5f90e60b499a9 (commit) via c210e06de2c2dc5932428048896951111cdfae22 (commit) via bdcfbfd0ad57f4d2e9d187e5d6f0239a9d4152bc (commit) via 5901c1d893c5c0358599cc4768aae0389f4a193b (commit) via 5cfe36b8ad569c0473764027323bda1db79eba42 (commit) via de4bc200262aacdccf96ecf2ffc186e2a4463ec2 (commit) via 5ac90ba7c112609521cc04b5b371c673b9fee73a (commit) via 36d7a1bdc35a937421f853ac734cb8d117ce5081 (commit) via a967ae9c1aaeb4a1bfda7808de7d78c589d3a69d (commit) via 18b32e3cf57ac02026599ce76e71a1d779b0a808 (commit) via 2e0e11bc91732db59fe04fca4f2dceff2bb4a2ad (commit) via deba9fa37e714c433efaf485f442a75bb1549ef2 (commit) via 9d61052c2591e321c2197a1ad3a47305656419b3 (commit) via d5d19a5927050f69125ccdbe8db8c61a761246a2 (commit) via 552c6321c4a1d4bb8ec2e2b07edc27bdfacfa414 (commit) via 1a434342f7d4ab982b23eecbdd6f4f3755b792a3 (commit) via 4add9f884dfb20e466b6c8125e3e53e6e9b68207 (commit) via 2a7ebb581393f27e314a5a4c69a4b1acaca72123 (commit) via f602c0d05cca27acbdd78c97582c5ed728591319 (commit) via 6d388522f216dbd257225e13071341e5d59114d0 (commit) via 9fd8824132f05a3a588e918d9bb74b5d1b43945d (commit) via 3089d094c1d908a1465004239b26233a8c85f6e8 (commit) via ed86b41d4b100256543b28b26ba6c4929e61a2bd (commit) via ec6c9892eca69f91762bcaba4bb3dda73869a24c (commit) via def629881c1a7a807c2b954242b43acd3b779a16 (commit) via 5c22522dc75c4dd621b6bef19a39b9a49cb6ca5e (commit) via 8f0e99311634a8b495a1bc87bf160bcfa12b407e (commit) via ff577da70c2f9064dce1abb1742fabe4d93edabb (commit) via 888079e753545d425041bc13c597767947703045 (commit) via 957f1845b55c2bc508760ca43d4ac4b8951fe09a (commit) via 98e0c48903ef4df5d986418ee70729d24ceae623 (commit) via a1062642c114b1273ea9aa6818e8ebbf35df58bd (commit) via 4902ef1396949b92d1976a58810351ef621c99bf (commit) via 8352c9d98853b754902279aa88beba4c75499a6f (commit) via dc5414a83acfe7a8e4130b7823f7394d0defa795 (commit) via 8f1b6e1e0f9c5263706ef2103a8ea8fbbdb67c95 (commit) via b2d1dfdf972883cde23f8288904a777ac61c92ca (commit) via 41b0126667f11febd6369b19a37ce11981558e3b (commit) via aeb42043c2c307eec7cad6a0e44f2070b2cb9189 (commit) via 845b24d128b1a9f63f07b9fdb949d0c544a07822 (commit) via c057d2d1db9c4c8d753f64601debb1f8e5f7e668 (commit) via f74976888a6f1d0c977a9c18b8be79f5a4abca2d (commit) via 4c75e883b2f476b5ddf84ad7fe6de7df7deaf650 (commit) via 96ff500a62d1d07896a849655d0bb3b999cbd772 (commit) via bf8bc0c032fb142ed851a18699cad1013aee9f58 (commit) via aa8e19171d0a200e0d3a44f9d46b9da123865594 (commit) via 10dfcaa51cc1ea3e49016de66bd408caded2e9d8 (commit) via 3248de0b35901423585ea213f7d5985fe5146b38 (commit) via 629e0127359f334bbcdda98523ec989014e8aa0c (commit) via 26462413520c0eb3c58e6d6ed3975338097045c7 (commit) via f6d55b87b1ec29286db1ee4ea415fa7ff21989fa (commit) via 100ba5663cabeeb4c710c7df6c478ab3f973cb38 (commit) via bc50dc930cd77a8fca133b6415825d5e57506c36 (commit) via d82acf35b29152faecd4ea2d86bcab98773a8eee (commit) via 29fddbc3919c4327eac216b5bb2a3b2e39b755ad (commit) via 1e521e62b7af913ca049345e869d1aaa48d6f3b3 (commit) via 08f268fc74157d98008b0ba05b76b3793766a4f3 (commit) via 64a7fe012ca58546f8ac3a8e9e119dd8525e2fc1 (commit) via a4dfbae0f9f5dc0e46ee85f40b126d51adfe3658 (commit) via 7a41fbc4aba8de23dc2a29aa13030a5a582ff60d (commit) via 379105a7ec6fe8cd36bf5b2ad1e9febb49db10f8 (commit) via 70cf57d22406d7121f208edd52d9dcd948005d71 (commit) via 5b03e562e94fb9f47d06eaa84a545d8a59790fc3 (commit) via e8730e342adba8df16a8fefc825a5aa77b25e1a0 (commit) via d8611b92fea23d0c9fecff6c64e9045dc4e7a698 (commit) via 90014928b47148f7e0c798e8a68ba0bda6b8c88e (commit) via 349ff122b4133fe96ee413e3d30e16a6da53353c (commit) via dffe1b7ed0ffaba601a2b50afa509f67fa5631f9 (commit) via ea5ac2a8cf80109dcf8f470b932cfb25013025f3 (commit) via f0a0cc334fd5716ef73b69516bd165d3cb189a9e (commit) via 0821ef12d3343f090d97e713ebe1df7ba8e0289d (commit) via 43e6dac5230dbea21b7ee8a3707a24994e61ec4a (commit) via a5aaa51d6b9401e50112ea0d1856aa7717cc7f9e (commit) via 332339a37039332227ae5ddfdbcaba3e34610ae7 (commit) via c78accd4892845c87c218ebd5c1dc064ae426306 (commit) via bd4c18e3d77747215cfc8130d6dec07c2de6c924 (commit) via a791d2bfce25572a520b541fc83c4676643a1005 (commit) via 4e7026907a5d8c928f131efff4310fec51a7f9bc (commit) via 03c22cf3bd0839b0b7456fb2ef10d53bf0a8c7a1 (commit) via 37d7f1f6de8a6c848b8ea2def1feacc5bd27ddc2 (commit) via e75e23a1abbe62b656e1667a28e858bb99058511 (commit) via efa8e67a1ea2d6f90d86efc31076f24e67940f8e (commit) via d55b7fe1643f23e5eccf2fda205fccb1056bcd49 (commit) via 52dbcea59b9496cbbdfe0ca30c0308b16e892c0d (commit) via 81a2d98ab653d9e3a7e139aab6bdbaa32d7c7ee9 (commit) via 3cfb26853bcbf1953c526b8f8c73d449339ad2e2 (commit) via 41cd5ed515927048fd81034c6134610dad0a9c11 (commit) via 26eed14ea0acf9fbcd3e9dd7bab9fe510564a5a9 (commit) via 266c6d6b33df6593d30abe835c6765f212c26571 (commit) via 4e934a794b3cd989010ac01b1cea0dcb1a90cafa (commit) via f0bff06bd4f43592fb4e6c6c5b7244c2339a2bb0 (commit) via 24628084117e7656046f18c9cc730aa9de9fa4cc (commit) via 8ec5621cf614fe899ab70170fb2fe06a095dab85 (commit) via 233f6db9119d3852d0550dc4080dc68934345dc0 (commit) via 2b4bdd8696da9d818a71b839686de2a2904b82bf (commit) via b6c38600715751c2bc9a60659f901fbba27c6f73 (commit) via 3a99a7db8e6068772102ed2d5818a8b46ab6de3e (commit) via b6dfa69515e72a82cf0cb74f70da9cbf3d489d2e (commit) via 05642c64a1206af4fed1dcff88c50f61d7657b13 (commit) via 3734354451a8c9050b1d5e62dd4d215a6ef9a385 (commit) via 7800072fa9138db303def1546007e6013378e3ab (commit) via b16f42cdb2f0c28fe2735849a44d0e06a7cbe1a6 (commit) via da5a9b57268764fe81be52c0a747a07be226abce (commit) via fa395667a13178f15db18814669f58f841bd6f75 (commit) via 6532d3db17861734118559b6aa1d7690700f2732 (commit) via b7747afd1472606c9190fc80ed32dfdb199db44a (commit) via d7927b0eff090cd268145cac5591a6972fd585a0 (commit) via 5ede405eb3bb73a836644ec9b18f67ee8e2bf712 (commit) via e077f5fc21d5aee12653bccefe602c72f6244986 (commit) via 16c78188bbbcdd7859afcba657b6d516ac0dc72f (commit) via 58ed5f6a8ea709908b966a21af8b19d3c3b44877 (commit) via 8682a2e7fc6a00137ccd3261b8f2f64f85d7c6f8 (commit) via b5fc04f82affb2c6f45f9b72b599f31b5f865109 (commit) via 2631df3ef77ad1a0dfd1fe4cad4e8f9815d6b84d (commit) via b222b492342f7e954f6697ea495e788cad8d7e64 (commit) via b6762f0b66cbb92bdec7ce381f401c07a019bfd8 (commit) via e46a5990b2ebf1a707d0c8af7fe42775d1daa9cd (commit) via 6dedabb79b8c5326fb38bd6650ba2e56435e799b (commit) via 9624c5b5f8087c2b72d73e5413069500162f5dfd (commit) via ddaaf54193ce0479236ea7d6b69f66e7c1590b9d (commit) via ad452a5bde3aa983d823a233d1ad5d2cfa6abefb (commit) via d1e5bb5655c110287bc35e33999273f96f817051 (commit) via 9197bcacc6fa176aacaa09582207ecb3171dbd61 (commit) via 37c169a23a1ba1baf2e628d048152b163e92fa21 (commit) via c3770ab55b2752a60451b2bc593371ae7d424d1f (commit) via c2c5d4451c0d78b2516b45ba190d5bbc6352205d (commit) via a87324b1533d386ed717dcfbd7881f5e4d51222a (commit) via b9b3b0e1137668d9af49890de279284099095e48 (commit) via ed3aff249a6908f30b51115edbceb03c5b79ffa3 (commit) via b327aaae6e923f7628fd4774f357203d21caddf6 (commit) via e098a905f9c5f84825c67ae950078de5507e5d6a (commit) via 2cc9c066b08748243b23c99ecd4d8b3b61357270 (commit) via 95ce9762a543ed09d8c553a48ab0ec79f24e8586 (commit) via 689d617197b91a1ce3662b03125c5d1e71d4be47 (commit) via f216ef341b3a1ffbaae29f5892867bbf09b60877 (commit) via 7f62f13c2b535c6a23035407f1c8a36ad7993dec (commit) via 622948ba7ccbf5444140808737f0096f6339bac5 (commit) via 848032125cdddcc3f39be6cd8e927efdfccc0bfd (commit) via 86279c21a7692c83d4b292822718918942398dfc (commit) via 9383842801eb839f8d232991cb9c1e851e20158d (commit) via 557acd57753439241b61d923f8078c0f2c21c83b (commit) via fe571c9f629be7a4b2b2c36dc44b9ab800d28f9a (commit) via 9c8d62c13f8e6b4d34bcb78b6e1fc339dc358e0e (commit) via c66851b2aa12ace6d26af806d7869342c1f0927f (commit) via c78bce0cfad2c01dde76e8e5164fa4b5d4b1f26d (commit) via 286f84c0733b2e6e3c773482ce5c97f9c4336a95 (commit) via d98ebdb008a967986163b906624bf193777adc21 (commit) via cc294bad4162d79d79331986045e159549414235 (commit) via 5b7743a275e4610fe6ea57f0c61e317490ee6854 (commit) via 22c4dd625566689970c7264285888da7963e5ecf (commit) via 6324ee1a545a6c3d67ea7ca57f205198a9a30457 (commit) via 5e679e02e8706c6fb6e4459e2a8ee80287b0c7e1 (commit) via 5b11e83500dbee24a831a061e73174fa5131d4f5 (commit) via 6846d95f634cffdb57d43a36a564c459639d44da (commit) via 20ba99a628ba68c96bd275f6ce8108ae78117b69 (commit) via 6fa29b949e1f2dfb823af90f3a81c3292babd586 (commit) via fcffe0f5577e4421423cef8d72ecd80c306fd267 (commit) via 7ade46b08cac52eaf1ce27d407a0bb5718afe82e (commit) via f79d181225fe4ba4eceeebe78e5b8734005ee34a (commit) via 87574618bba4f98323ab578dae1eb6616eb6fb85 (commit) via ef5d824a73805747d003fed4637c089be2cf2ac1 (commit) via 6f35b0d974cd2e3f6a4b10ab9cb40a2d3619aaa3 (commit) via b5a6bfb7d9b6534c916fe07f7b704904d444b229 (commit) via 45bffbf0f769be69009adbb1d4ff18ef15e6df13 (commit) via d0e2bfb5b70a135e4d9e9cb2e9b282bf1ae4d182 (commit) via d472c74c807710c09b71247198a813760f6fcbad (commit) via 519806e2d86d44db418a346bd21ff5f75acd054f (commit) via c79113e8396cdaaef48cdf5d0b6ef5c64591bcf8 (commit) via 293f21632270292dd425d9d55015c398069f3324 (commit) via 1bdba67574a2d5adf083a71c46958716f8f72401 (commit) via e05295dfd3b20c16b8c73e59e1ae3e6e741270e7 (commit) via 5d20c6465a5eda5754a425d6d837171fa6e7e9bf (commit) via 8102d380d87eac4a33b3002a397f52745114f991 (commit) via 0c1e1542936273faab7e60072fb09e806ca10186 (commit) via 231db70b7234728e7e01728fd157cdd3c3ea43d3 (commit) via 8fecf9379c80739265c03672cc7829f95842afbd (commit) via 6bf462e92ab27a07a76478aac3c3444d36893ff6 (commit) via 1fd0a942ce5ac0c4c24ebafdf675c824dd0996ef (commit) via ae72777faaac9cf149d30908ef25a71518c696da (commit) via 1d01864e9fe7fa8dc9df9f0fbac354f56a9d494a (commit) via 31e47e6e825f6b5d539810f9d09a09b866273d59 (commit) via c47ed45a442ecea2d88e61dff340ea7aacd2e360 (commit) via 773b8d595a7ac6fa111d66fef60e570b6dcd4c60 (commit) via 90e9b112a75d9563aad6cc8367014e8f655ccfdf (commit) via 63807ecadd41e3103eaf0685e21d0a556c2e5fc7 (commit) via 3f7988a14d9f7b1efa62c3d13cb7dddf6171c364 (commit) via 2037768cab16fd32d39b9cc5a9726158125ac396 (commit) via e1b35836ffd6801315ee7bbaf7eca93de444b590 (commit) via 5ef6883b1418706e23c79ce3c30abbc1138cfdd0 (commit) via ac25360207933e0a088a1fbf2fefeb3605861bd8 (commit) via 56e4b6b7012f3c58067ba44d47089628438c4461 (commit) via 1f30d595003f14e0da59189c0a0b59ee94f4cc3f (commit) via 1a06b38a538d3b7a89e22ca8f25bb029ffc991e0 (commit) via bef28fcd9e1d0045c0cb46440261fcabc81e6666 (commit) via 43a242d2d4481d0af02f7265f76919ff0c4bb72f (commit) via eee9406927322637c9a4c135d3d1155c2369f08f (commit) via 03baaa0761e012d185c3af1e021d52d727035148 (commit) via e2cd5a9d88af6ceddedd96ae7e3b8b5b9a10dad0 (commit) via 91778424bb782552f9c7132ae699ae616a985769 (commit) via ea0a5f06efd3ff5398be1d92df7dee901e332c92 (commit) via 85e7535da46e06cf5152916dceeaa39fbd72fa91 (commit) via 021de2843295029d33f883427adb73a7f6697ae0 (commit) via 92cf59eddf0a2fa7ff1afeaf9e8b107901f2ee2d (commit) via 35c82d740a3badb734f47108b5ec19a9ffa34e7a (commit) via b4d922d1bc005fa997d1420b53302819bb8fa0f0 (commit) via 5cca6c5f76973e69b047a8d74fe2c5383598a42e (commit) via 253183d0c8624e354cda5f6e1012df40ba35d16b (commit) via 6254bc84189680b3b78fdb71faa56b2e9e5ee6ac (commit) via 91e9fb77cf6bd600b27e5a024f6346b30605ec84 (commit) via 2f8f8921a65c6a346b694bbe26cef55aa025b523 (commit) via 823dd83879b73bd912be26286d726259a35d70af (commit) via 98115c4c096fbe8a545fd3f55f3f73d1caf684e7 (commit) via 60ddfa6b62b4fc0d2caa836b3ab826264b3922f7 (commit) via 0cb0ccd1f1a41abdb5926d124893b822af424d8b (commit) via 585944854c6fbbb31245ae69cb9925b89c4250ee (commit) via 9878c7734bb74a29bf48b6138525cfc146e90f7f (commit) via 3d503cf027c763d89a07e5f2011e7e369e6fd9ff (commit) via d6b99bde38a24234a4d1442bc2133c92c6e25207 (commit) via 7cd514801d5048c7aaf10d375489b295ec261adc (commit) via 71d156f45f7987e00cf8f20ace2132aa3e5f2855 (commit) via caa9e8d9c05381244f050ea92731f5282be12ca1 (commit) via 398108ccb0a8029c95f4b069eebd47d32e3a483d (commit) via 5c284a351709403ac7c60c973056a3b0e78dcf15 (commit) via bea1ef580d1f8003b6b8965849953cef92af0b6e (commit) via 02f701201fd13a48febfb0cdcdc3aef9e2a88a1b (commit) via 9381495589a5870b108fb9dce73d77385dc4f9aa (commit) via 1dab1aa9e2d17bca12f7f7cb46076326dab2e576 (commit) via 5299c2e4bdc0f81251a9b29cc18cde711b776002 (commit) via fff5feba5d74a9214e8b59845bffafc34601a47b (commit) via ae34ea736f15a332e62d37a67314fb7109476c9b (commit) via 9e61a939f7bef844703957ad8496d99fdc2e09c3 (commit) via a2aa08f04ef6114bc18c135c34dfdd27bfb29ecb (commit) via a5969089c71666cdd652648723ef36af0330aaea (commit) via 2da7921acc5c7b327b3619a95ca7ca36a0314dc4 (commit) via fea1bf7eb2568918733232c055f4e2fc35d59b0d (commit) via 77a09311dcf970abae1acbeb8f15649beec610d7 (commit) via a9423f26c7ee312d70f3f50a37ab40c0eccd6508 (commit) via abd8eb55ffc4e26f45dd25f867f0d3ad4f338027 (commit) via bb1a8391f49c4160f1cb4956eccb29aa62abcf48 (commit) via 85d52584aa034481e3c758d73fba644089a3d24c (commit) via cd21afd5539b071ce910b78a2aa6f843b0269302 (commit) via 995f6b892fc52544ef419ef22d5e3efbc4608d2f (commit) via 83a52a17fac115837a184696afa6fbf5e4c12993 (commit) via 16d2f8d0b7312e904783e0bb0af032afee2d64f7 (commit) via d5153aeb565a81089dd51561e8cee50b5b59c7ba (commit) via 7c8a9b4576a639ad341221dcf8dbd3874e7f66e7 (commit) via 7aeba69bcface02b84fdc521a66cfbb9237010be (commit) via 315b7be32ea824cf55ef951b2ab2db1d3f68e9e0 (commit) via e0b1830d1d07c8fb2cde073210d0cf9fe0308012 (commit) via c4a58f48df4190435d85c836af1d74d915e5167a (commit) via 3d507852fa6fa9de029669efdd2c2a9ce17370bd (commit) via 24dae6cda822f56855ce0b149424d583d585d4be (commit) via b82b02c757b50d4e359268a830f449c9e53f256e (commit) via eb40afd46650c3e605f25d36202253693a6d1dbe (commit) via c2c4c4e8ec0ca0482cd9735bf851aeb8fffb3c58 (commit) via 914e3563eb6fd7df97021ed1323b0226a250c931 (commit) via 68f914de7d6e2c498a0f6aed353b26266bf48f83 (commit) via 32499a0dfdc761cdb3ded0398584fdb0cafd6048 (commit) via cb07ec535aec1f22fd0b0138fcfbe998ac708df9 (commit) via 52a345d5cd86657589f31ac53480e79506b07f6e (commit) via 4540a5d8e7797100d707af51ebe0d11c36cdc267 (commit) via 80c0a26b6f9296caebc25a73eb42c1c5399f6772 (commit) via 29e9af773229625183b8fff686277f0089825a1a (commit) via 522f42b4b76b1a2d6ca1603274c497242d37f126 (commit) via ad7ab3173bfb13456d3604904bd40f7aeadb6289 (commit) via 32f4f1a70216e2cbebc6b56ce9c4a37098fbae44 (commit) via 00667d2347e692f8ebb31b9b1b11356c553882f1 (commit) via ec5dcfa4ccdc26aa883341e4757ba83059abee33 (commit) via f4d7371d2df50d1e06e9b7a4f9e46028ee90cea1 (commit) via 675958ccbbb0d32630e3d6a903254c431fe1d95f (commit) via 2b3b16802a0b540f3f38cb9765b7f3e29813ba7e (commit) via 1a3ca9aa917ae099444664c412007b80889fc4f5 (commit) via 6f4b59479c40f79f06d2ec2df0405531138cf5b6 (commit) via 2fb59b52b0793ad57c758c9218f8c7cebe6ad8ab (commit) via 210efba98f3e4808f2f8c152a1ce8c6e142a75ef (commit) via 5c31e8cfd8e21f6fd731cec1a36bdacd9d8a95ea (commit) via 0f7b55faa9060ee1a9570a0c4a7b658b65f95415 (commit) via 5176736ad43507ef7dfc780431882eb76dad910b (commit) via 4bc7fcf1ba555dfe96ef6268e64d412f41afbbc4 (commit) via 620226035e13fae5ba3129aaf4377abe936944e2 (commit) via 54827f1bea7d3b2a2c8dae7515c67b513a7ada00 (commit) via 5c46a0a5b7a65f8277e45977e1de105f734ca0ec (commit) via 8f9ea7c84beaec51b2a4dff4fece6ef8114e90cd (commit) via cc2d43d649c300fe6ee4a8d40659bc7cfb9454c0 (commit) via 657ad000c3a77a73e26ddee24daffe2987e75911 (commit) via 4f271d34d39a1c23eecc4cfd57466058537c3d9c (commit) via 66a7402037e43e09928cfb5fdf7611481c65fe05 (commit) via dead79d07499fa796fe2b29e067b8030be92acc4 (commit) via 1ccbf644038bf39386251c6b258eb9324b32c05e (commit) via f442537aa95aa4c64d0832432c91a8087c2c3a5f (commit) via 42ffa8c9ae196e66c79c654ded120ecb7933d18d (commit) via 96adcb409a3573fe46d854f2fb7112c63a043409 (commit) via 11fb750938eca461f2d8539ad26745ca8d813845 (commit) via ac619128bba9e86311495d879a78ef133cfcc2e0 (commit) via 09ad29f0f95fc328e49c2d52b640892e34735870 (commit) via e380af857a302055e8e006949f842342b7cd77b1 (commit) via e08b0bb51ddc110dfa521b8138319441e70551ec (commit) via b8d29644821356679e7465f836bec202935c3a2a (commit) via b2e6aad5570454f46b05c2a021462c32fa674def (commit) via a52aa32ccbe31fdec2967c46f2649e6c82ef4a3f (commit) via d35401fbb3f87b1209d4a57bb00edd1a9172ab16 (commit) via bcd2236a2fc0bec3fecb45db5386da4dafaa4785 (commit) via db470a5e1aa547fe715ef08d523ec0185b9628cf (commit) via 536aa3a0ee7b3b46843caf9c5b59562785675794 (commit) via 9b901b98042d5d64ccdb3bec74a5f65ac20b6386 (commit) via f2a5248fda8077d4d5f5ba0680f90a32f67cb8c2 (commit) via f28626ee3d64a96e51fa1e8f27d58f6c99047056 (commit) via ea5be49606051020d0c118f4b2dd1ea040332b79 (commit) via 9ec5746d35de931db7bd630ad5d7097dbaab70bf (commit) via 10e2d18f0899be4e572d224944bec04d44e77818 (commit) via fbee4dd1eb1663acd1bd6a56c917e9cfa77dd0de (commit) via f1b05c63d7ffe339a325c5d68902bad9c5f8397a (commit) via 01850584f99b8b7f78c5b1d6802d2df2b35da0fe (commit) via 71f7f3e73228515e4a11a0a137374f4413a4a12c (commit) via 6b8ae1cb9cf43edb299e3b5b03bef5187c1c8bd0 (commit) via c37203a97cba50e890d25f3f3ea7a6653b173675 (commit) via ec58b4dea96ae093743df0457eca7fff9000c2b4 (commit) via f1348efc348e8f5b5de3c4f246a9faf0a55a621f (commit) via 3d5203bc24a93fca8e79e265fec43dacd7a3340d (commit) via d64a6a62e95fc4342619fc0c4631185dac5c2c4a (commit) via 547261788ca7800a2a0519194af10127a2a83f09 (commit) via 8ce82e18d601894a9a4a32488e6f7b627a662167 (commit) via f493d2b3ea081fe0de1c7c69a283b2b2049de08e (commit) via c4455e4082fe5373178c3df4d2b4e2b357676feb (commit) via eecdcdefd49b22784f4b1d0db5d3ca85b7938c43 (commit) via 329f7fb393a57742e88d2fa920a36d05260eaa9c (commit) via 7f71565092a430e0a7509868b7279497db6f7cbe (commit) via aad8a4a6da24f2475672c9145ed7ec0aa1f6e1fc (commit) via 3405069491ed7249b28958123166f160d7fe7fcb (commit) via 726ecfa9724799f58d7ca2e4f1e4056ada26459a (commit) via 5b82e0bfdac55eb57fd25fb39804e594cb7b3b51 (commit) via 4b11999f6f77676a5913d772e3b29e04fa057047 (commit) via 5d40eb4446a16bb799d79b6a688924132558b0db (commit) via bb1119f31940c26ea8847b67f6d0d1ae50712119 (commit) via 0d859768585b4c2db4b8b2c9f10d8a570865d10d (commit) via 9142aabd47fd21ec6c0073e6570bdf8c7f2b4d98 (commit) via aac6386d29adcc5de1a8d7ce228eb1cf4873f48a (commit) via c832324f9fd1ad64e96131ac2cd141d98737b5ec (commit) via eaa3448219665a05f0575f044d53aaf95190af93 (commit) via 97cf887e13f14106042c7175bdde8853b0dc4a08 (commit) via 0ee9a5101d6a996d5cb8aab34ac90e9515faef58 (commit) via 0946a6c4c570b397e25048f38208d96c1b46a6c7 (commit) via ae53f7074eb545f994701ed9afa36c8b0a92aaa9 (commit) via 5d93c17f2c02725b105c2aa00163cf92d06fa7bd (commit) via 19d59c935ab746cb4a3e3aa24fa4a32ed9d673a2 (commit) via 15715ce4d9bd657be2e00b57c80061929cd5d3eb (commit) via d2b961aba3296deff699885ffbf56acfd5efd034 (commit) via 367907c752a4ac44ffcccc366b37f561fb59a0a0 (commit) via 764098bb20b9cf2b6b0a70fc457f1f89675df80f (commit) via f7f2045cc6367f4649c175a078fedef4fd3c71d4 (commit) via f98cb7f1ea3bde0982fad8bf22cc3d360e4596d4 (commit) via 6261f7a3e2bcf19b77ef98c9ca9899f355f045a4 (commit) via 7cd8c59cfcc957d5acf634273f555a57efd8e49e (commit) via 108f86840c09e3f7c6974c2ba572e8975994df1e (commit) via 05fbf2a14f81b90cce734fad62a49510b480defc (commit) via e127a5a3d793c289742e9ab5c53fbef1119b7eee (commit) via f630103a91d4fb3aad4e1b2aca6dae4dded1b8ba (commit) via 4370d34a6eea399b82017da7868a86f3cfe96b45 (commit) via 7c037eb62ae1e33acd235746fb32dca3513d4c09 (commit) via a0a832c9e97e681a6bdd4bc03fa2b6cfe902b8ad (commit) via eb706c8f92aa03ae30f09cb6a3007694c3cb466a (commit) via c73dde705c3b163b5101ed4cc4506cef6cc58905 (commit) via 4914bcad48ce9954d04060c9ebee4913d9986402 (commit) via 21192aa39602417cda3955c84cbc907cbb4b92fe (commit) via 837e99b31775e6a75a593259738924bf050650d2 (commit) via 50ccabd1e18b52b76f4689f1cfc5ca4a45a44684 (commit) via 42ac289de899a434022493617ef60366b4669e53 (commit) via cf3e165766ccc18f274ebb6333dd6978de6672ab (commit) via fdf29c2fe62b1f842b39afafb0094674bc8c9232 (commit) via 6be74f3b359a6ef32f2793cbb5ff8f508e76c3f9 (commit) via 6ed71368ed1d5810d719698771dc5c311eefd347 (commit) via 7e6091ae1221d7c25408c714fcf0c8a2d1e13a0d (commit) via 495a23f22b2acfa6229375452c74bb8b26f80b78 (commit) via 0a52d8392d9e9108ce6c60ab274a0385f549f8ac (commit) via c5087150a4d364df07815f6c6a64df4f480e5852 (commit) via fd1db100cfd461a52ca4ca968e095b5e2662f029 (commit) via 9b876dcd8d8e6d206a6921b01bd043d8017297e0 (commit) via 221cec844b1bb20a7ff86d35daa313b79b6c8449 (commit) via ba51018223ab3f1aba4a69516ed5141bcdb005b3 (commit) via a1a5d13ca27815995ee9f931320c6656d8670146 (commit) via fdf117869705c0e6744bab05fe92b70790da40ac (commit) via 9b9fa3798041fc8b358af973bdc4196eac88ebd6 (commit) via 900f0ecd1da20717845fd87bea5f24aded2be6bb (commit) via bb118d5980f3eacbba72eb60d592cffdea214ab8 (commit) via d6fbdd5927497cd45fe3d0330f0a4afc539c335b (commit) via be177a22adad8cf0368274b5e39da0819daeaf1a (commit) via 1796f3f8f7bfb229334ba0fdfdc52460b6a1fe44 (commit) via 5dc781f27f0b60eeaa9708550da85468c4ca555f (commit) via 6ca7b05525cfc99257d1e176df71218802f5e045 (commit) via 4e7850e84c4eae566fe46728f0e6b142e0b942b2 (commit) via 6ba5eb5df77405dd00ab23afd9730ebd517b3894 (commit) via 573f1965d26f0d23d5dff4a5e55a004418b328b7 (commit) via 2853cad470dff5b52d7c94e93e33da98bca10434 (commit) via 96bfe92de6c67763182b1492c24c8edea9e00e1b (commit) via 0ecf976175b6f125db5959c8eeeaca2f35299e6e (commit) via 4c462005aa957b25047076fba4d8cec2e16acc11 (commit) via b7467f3e967dee490d66c25c3356bca48d54908a (commit) via 627e5e91c2e37cee6e6657b8a561abaadce03a99 (commit) via de78bbdb6c79cf25c0fbc9b756fd35ff5964c517 (commit) via 7e744f02a86123c23e69e566616214b8c651bff1 (commit) via 48ccae6422ee8e4025e0ff4b35668672a58e0d53 (commit) via b5f799550a4d17b2820b5f0b27dabe1833188564 (commit) via e4ad4000154dfd6b4a4e1cacde400441ebca608f (commit) via 26d160eaebc737c1a45f07f99c80cce979874aac (commit) via f10617c2cd5f8a2951fba9b3a256726f8e0dec8a (commit) via be30267300397d0fef6ec261d91864f0d837124e (commit) via e02d3cc0fc7e6e1ad50b49945c28620568f3f2f8 (commit) via 6e1991d4baf179528193e885bf0ae5a2034384fe (commit) via 18444b46717da61b1ef977891fa163ed74a94a88 (commit) via 628f295c973dfb00698e5593476cd46bcac5520a (commit) from 831c34de8973202e10167fa14c412901dabaa6ee (commit) Those revisions listed above that are new to this repository have not appeared on any other notification email. - Log ----------------------------------------------------------------- commit 542da12e83373801c8f05ce2a6ebf836dd4d2b49 Merge: 831c34d 8d62a69 Author: Jan Kratochvil Date: Thu Jul 21 00:22:01 2011 +0200 Merge remote-tracking branch 'gdb/master' into archer-jankratochvil-watchpoint3 Conflicts: gdb/ppc-linux-nat.c ----------------------------------------------------------------------- Summary of changes: ChangeLog | 240 + Makefile.def | 79 +- Makefile.in |52559 +++++++------------- Makefile.tpl | 4 +- bfd/ChangeLog | 1367 + bfd/Makefile.am | 24 +- bfd/Makefile.in | 31 +- bfd/aix386-core.c | 3 +- bfd/aout-adobe.c | 4 +- bfd/aout-arm.c | 8 +- bfd/aout-target.h | 6 +- bfd/aout-tic30.c | 6 +- bfd/aoutx.h | 23 +- bfd/archive.c | 102 +- bfd/archures.c | 45 +- bfd/bfd-in.h | 14 +- bfd/bfd-in2.h | 246 +- bfd/bfd.c | 13 +- bfd/bfdio.c | 29 +- bfd/binary.c | 4 +- bfd/bout.c | 6 +- bfd/cache.c | 31 +- bfd/cisco-core.c | 11 +- bfd/coff-alpha.c | 6 +- bfd/coff-aux.c | 5 +- bfd/coff-i386.c | 12 +- bfd/coff-i860.c | 1 + bfd/coff-i960.c | 4 +- bfd/coff-ia64.c | 3 +- bfd/coff-mcore.c | 4 +- bfd/coff-mips.c | 8 +- bfd/coff-or32.c | 3 +- bfd/coff-pmac.c | 34 - bfd/coff-ppc.c | 5 +- bfd/coff-rs6000.c | 630 +- bfd/coff-sh.c | 2 + bfd/coff-stgo32.c | 32 +- bfd/coff-tic30.c | 3 +- bfd/coff-tic54x.c | 8 +- bfd/coff-x86_64.c | 4 +- bfd/coff64-rs6000.c | 374 +- bfd/coffcode.h | 60 +- bfd/coffgen.c | 13 +- bfd/cofflink.c | 47 +- bfd/compress.c | 8 +- bfd/config.bfd | 72 +- bfd/config.in | 12 + bfd/configure | 170 +- bfd/configure.com | 11 +- bfd/configure.in | 26 +- bfd/cpu-tilegx.c | 39 + bfd/cpu-tilepro.c | 39 + bfd/dwarf2.c | 3 +- bfd/ecoff.c | 19 +- bfd/elf-bfd.h | 50 +- bfd/elf-eh-frame.c | 64 +- bfd/elf-m10300.c | 21 +- bfd/elf.c | 139 +- bfd/elf32-arm.c | 103 +- bfd/elf32-avr.c | 51 +- bfd/elf32-bfin.c | 3 - bfd/elf32-cris.c | 11 +- bfd/elf32-frv.c | 185 +- bfd/elf32-hppa.c | 39 +- bfd/elf32-i370.c | 7 +- bfd/elf32-i386.c | 146 +- bfd/elf32-lm32.c | 11 +- bfd/elf32-m32c.c | 8 +- bfd/elf32-m32r.c | 11 +- bfd/elf32-m68hc1x.c | 4 +- bfd/elf32-m68k.c | 6 +- bfd/elf32-mcore.c | 4 +- bfd/elf32-mep.c | 2 +- bfd/elf32-microblaze.c | 10 +- bfd/elf32-mt.c | 4 +- bfd/elf32-ppc.c | 190 +- bfd/elf32-rx.c | 122 +- bfd/elf32-s390.c | 13 +- bfd/elf32-score.c | 6 +- bfd/elf32-score7.c | 5 +- bfd/elf32-sh.c | 15 +- bfd/elf32-sparc.c | 5 +- bfd/elf32-tic6x.c | 2942 +- bfd/elf32-tic6x.h | 11 +- bfd/elf32-tilegx.c | 132 + bfd/elf32-tilegx.h | 38 + bfd/elf32-tilepro.c | 3604 ++ bfd/elf32-tilepro.h | 38 + bfd/elf32-vax.c | 6 +- bfd/elf32-xstormy16.c | 8 +- bfd/elf32-xtensa.c | 7 +- bfd/elf64-alpha.c | 190 +- bfd/elf64-hppa.c | 35 +- bfd/elf64-ppc.c | 339 +- bfd/elf64-ppc.h | 4 +- bfd/elf64-s390.c | 11 +- bfd/elf64-sh64.c | 5 +- bfd/elf64-sparc.c | 5 +- bfd/elf64-tilegx.c | 132 + bfd/elf64-tilegx.h | 38 + bfd/elf64-x86-64.c | 288 +- bfd/elfcode.h | 88 +- bfd/elflink.c | 739 +- bfd/elfnn-ia64.c | 5457 ++ bfd/elfxx-ia64.c | 5842 +--- bfd/elfxx-ia64.h | 34 + bfd/elfxx-mips.c | 45 +- bfd/elfxx-sparc.c | 12 +- bfd/elfxx-target.h | 22 +- bfd/elfxx-tilegx.c | 3957 ++ bfd/elfxx-tilegx.h | 97 + bfd/format.c | 40 +- bfd/hash.c | 76 +- bfd/hosts/x86-64linux.h | 123 +- bfd/hpux-core.c | 9 +- bfd/i386linux.c | 5 +- bfd/i386msdos.c | 4 +- bfd/i386os9k.c | 4 +- bfd/ieee.c | 4 +- bfd/ihex.c | 4 +- bfd/irix-core.c | 5 +- bfd/libbfd-in.h | 24 +- bfd/libbfd.c | 25 +- bfd/libbfd.h | 209 +- bfd/libcoff-in.h | 5 +- bfd/libcoff.h | 5 +- bfd/libxcoff.h | 22 + bfd/linker.c | 257 +- bfd/m68klinux.c | 6 +- bfd/mach-o-target.c | 4 +- bfd/mach-o.c | 1 + bfd/mach-o.h | 305 +- bfd/makefile.vms | 10 +- bfd/mipsbsd.c | 4 +- bfd/mmo.c | 4 +- bfd/netbsd.h | 6 +- bfd/nlm-target.h | 5 +- bfd/nlmcode.h | 4 +- bfd/oasys.c | 4 +- bfd/opncls.c | 6 +- bfd/osf-core.c | 9 +- bfd/pdp11.c | 20 +- bfd/pe-mips.c | 3 +- bfd/peXXigen.c | 22 +- bfd/pef.c | 3 + bfd/plugin.c | 4 +- bfd/po/SRC-POTFILES.in | 9 +- bfd/po/bfd.pot | 2116 +- bfd/po/da.po | 6502 ++- bfd/ppcboot.c | 4 +- bfd/reloc.c | 376 +- bfd/sco5-core.c | 10 +- bfd/section.c | 18 +- bfd/simple.c | 7 +- bfd/som.c | 2 + bfd/sparclinux.c | 6 +- bfd/srec.c | 5 +- bfd/sunos.c | 5 +- bfd/targets.c | 29 +- bfd/tekhex.c | 4 +- bfd/trad-core.c | 9 +- bfd/verilog.c | 3 +- bfd/versados.c | 4 +- bfd/version.h | 2 +- bfd/vms-alpha.c | 124 +- bfd/vms-lib.c | 15 +- bfd/vms-misc.c | 16 +- bfd/xcoff-target.h | 194 - bfd/xcofflink.c | 54 +- bfd/xsym.c | 4 +- config.guess | 12 +- config.sub | 18 +- config/ChangeLog | 8 + config/bootstrap-lto.mk | 5 +- config/elf.m4 | 4 +- configure | 780 +- configure.ac | 776 +- gdb/.gitignore | 17 + gdb/ChangeLog | 3366 ++- gdb/ChangeLog-2003 | 2 +- gdb/MAINTAINERS | 32 +- gdb/Makefile.in | 54 +- gdb/NEWS | 76 +- gdb/README | 2 +- gdb/ada-exp.y | 6 +- gdb/ada-lang.c | 788 +- gdb/ada-lang.h | 13 - gdb/ada-tasks.c | 253 +- gdb/ada-typeprint.c | 105 +- gdb/ada-valprint.c | 5 +- gdb/alpha-nat.c | 9 + gdb/alpha-tdep.c | 11 +- gdb/amd64-tdep.c | 9 +- gdb/amd64-tdep.h | 2 +- gdb/annotate.c | 4 +- gdb/arm-linux-nat.c | 20 - gdb/arm-linux-tdep.c | 148 +- gdb/arm-linux-tdep.h | 9 + gdb/arm-tdep.c | 803 +- gdb/arm-tdep.h | 15 +- gdb/ax-gdb.c | 17 +- gdb/bfin-tdep.c | 2 +- gdb/block.h | 4 - gdb/blockframe.c | 35 +- gdb/breakpoint.c | 2439 +- gdb/breakpoint.h | 185 +- gdb/buildsym.c | 31 +- gdb/buildsym.h | 14 +- gdb/c-exp.y | 4 +- gdb/c-lang.c | 460 +- gdb/c-typeprint.c | 24 +- gdb/cc-with-index.sh | 7 +- gdb/charset.c | 89 +- gdb/cli/cli-cmds.c | 13 +- gdb/cli/cli-decode.c | 4 +- gdb/cli/cli-dump.c | 12 +- gdb/cli/cli-interp.c | 26 +- gdb/cli/cli-script.c | 27 +- gdb/cli/cli-setshow.c | 21 +- gdb/coffread.c | 18 +- gdb/common/gdb_thread_db.h | 456 + gdb/common/linux-ptrace.h | 61 + gdb/config.in | 9 +- gdb/configure | 86 +- gdb/configure.ac | 38 +- gdb/configure.host | 1 - gdb/configure.tgt | 2 +- gdb/continuations.c | 328 + gdb/continuations.h | 75 + gdb/corelow.c | 3 +- gdb/cp-namespace.c | 376 +- gdb/cp-support.h | 40 +- gdb/cp-valprint.c | 16 +- gdb/darwin-nat.c | 23 +- gdb/dbxread.c | 41 +- gdb/defs.h | 77 +- gdb/dictionary.c | 2 +- gdb/doc/ChangeLog | 161 +- gdb/doc/Makefile.in | 2 +- gdb/doc/gdb.texinfo | 598 +- gdb/doc/gdbint.texinfo | 2 +- gdb/doc/observer.texi | 17 +- gdb/dummy-frame.c | 2 +- gdb/dwarf2-frame.c | 209 +- gdb/dwarf2expr.c | 555 +- gdb/dwarf2expr.h | 99 +- gdb/dwarf2loc.c | 295 +- gdb/dwarf2loc.h | 3 + gdb/dwarf2read.c | 1390 +- gdb/elfread.c | 536 +- gdb/eval.c | 8 +- gdb/event-loop.c | 16 +- gdb/event-top.c | 18 +- gdb/exceptions.c | 17 +- gdb/exceptions.h | 12 +- gdb/expprint.c | 13 +- gdb/f-exp.y | 2 +- gdb/f-lang.c | 151 +- gdb/f-typeprint.c | 4 - gdb/f-valprint.c | 24 +- gdb/findcmd.c | 3 +- gdb/findvar.c | 5 +- gdb/gdb_thread_db.h | 463 - gdb/gdb_wait.h | 6 - gdb/gdb_wchar.h | 9 +- gdb/gdbarch.c | 2 +- gdb/gdbarch.sh | 2 +- gdb/gdbserver/ChangeLog | 102 + gdb/gdbserver/Makefile.in | 9 +- gdb/gdbserver/README | 1 - gdb/gdbserver/configure.srv | 5 - gdb/gdbserver/linux-i386-ipa.c | 2 +- gdb/gdbserver/linux-low.c | 44 +- gdb/gdbserver/linux-x86-low.c | 23 +- gdb/gdbserver/remote-utils.c | 127 +- gdb/gdbserver/server.c | 28 +- gdb/gdbserver/server.h | 2 + gdb/gdbserver/spu-low.c | 5 - gdb/gdbserver/thread-db.c | 111 +- gdb/gdbserver/tracepoint.c | 100 +- gdb/gdbserver/win32-i386-low.c | 2 +- gdb/gdbserver/win32-low.c | 14 +- gdb/gdbthread.h | 2 +- gdb/gdbtypes.c | 59 +- gdb/gdbtypes.h | 26 +- gdb/gnu-v3-abi.c | 4 + gdb/i386-tdep.c | 235 +- gdb/i387-tdep.c | 2 +- gdb/ia64-linux-tdep.c | 2 +- gdb/inf-loop.c | 46 +- gdb/inf-loop.h | 1 - gdb/infcall.c | 78 +- gdb/infcmd.c | 201 +- gdb/inferior.c | 4 + gdb/inferior.h | 21 +- gdb/infrun.c | 413 +- gdb/inline-frame.c | 2 +- gdb/interps.c | 2 +- gdb/jit.c | 9 +- gdb/jv-lang.c | 223 +- gdb/jv-typeprint.c | 3 +- gdb/libunwind-frame.c | 1 + gdb/linespec.c | 430 +- gdb/linespec.h | 2 +- gdb/linux-nat.c | 326 +- gdb/linux-thread-db.c | 249 +- gdb/machoread.c | 143 +- gdb/macroexp.c | 2 +- gdb/main.c | 27 +- gdb/mdebugread.c | 81 +- gdb/mi/mi-cmd-break.c | 7 +- gdb/mi/mi-cmd-var.c | 2 +- gdb/mi/mi-interp.c | 106 +- gdb/mi/mi-main.c | 46 +- gdb/mi/mi-main.h | 1 + gdb/mi/mi-out.c | 28 +- gdb/mi/mi-parse.c | 4 +- gdb/minsyms.c | 87 +- gdb/mipsread.c | 2 +- gdb/monitor.c | 4 +- gdb/monitor.h | 2 +- gdb/nto-procfs.c | 43 +- gdb/nto-tdep.c | 12 +- gdb/objc-exp.y | 4 +- gdb/objc-lang.c | 4 +- gdb/objfiles.c | 34 +- gdb/objfiles.h | 26 +- gdb/observer.sh | 1 + gdb/opencl-lang.c | 2 +- gdb/osabi.c | 14 +- gdb/p-exp.y | 4 +- gdb/p-lang.h | 2 +- gdb/p-typeprint.c | 14 +- gdb/parse.c | 25 +- gdb/ppc-linux-nat.c | 153 +- gdb/ppc-linux-tdep.c | 11 +- gdb/procfs.c | 58 +- gdb/prologue-value.c | 2 +- gdb/psymtab.c | 81 +- gdb/psymtab.h | 9 +- gdb/python/lib/gdb/printing.py | 1 + gdb/python/py-auto-load.c | 272 +- gdb/python/py-breakpoint.c | 34 +- gdb/python/py-cmd.c | 9 +- gdb/python/py-event.h | 2 +- gdb/python/py-events.h | 2 +- gdb/python/py-evtregistry.c | 2 + gdb/python/py-exitedevent.c | 13 +- gdb/python/py-frame.c | 2 +- gdb/python/py-function.c | 3 +- gdb/python/py-inferior.c | 78 +- gdb/python/py-infthread.c | 1 - gdb/python/py-param.c | 14 +- gdb/python/py-prettyprint.c | 4 +- gdb/python/py-symbol.c | 4 +- gdb/python/py-type.c | 4 +- gdb/python/py-value.c | 12 +- gdb/python/python-internal.h | 4 + gdb/python/python.c | 105 +- gdb/ravenscar-thread.c | 5 +- gdb/record.c | 167 +- gdb/regcache.c | 50 +- gdb/remote-fileio.c | 11 +- gdb/remote-mips.c | 11 +- gdb/remote-sim.c | 23 +- gdb/remote.c | 273 +- gdb/remote.h | 4 + gdb/reverse.c | 5 +- gdb/rs6000-nat.c | 2 +- gdb/rx-tdep.c | 1 + gdb/s390-tdep.c | 2 +- gdb/serial.h | 2 +- gdb/solib-frv.c | 2 +- gdb/solib-irix.c | 2 +- gdb/solib-osf.c | 2 +- gdb/solib-sunos.c | 16 +- gdb/solib-svr4.c | 100 +- gdb/solib.c | 4 +- gdb/source.c | 109 +- gdb/sparc-nat.c | 4 +- gdb/sparc-sol2-tdep.c | 3 +- gdb/sparc-tdep.c | 242 +- gdb/sparc-tdep.h | 13 + gdb/sparc64-sol2-tdep.c | 3 +- gdb/sparc64-tdep.c | 20 +- gdb/sparc64nbsd-tdep.c | 2 +- gdb/sparc64obsd-tdep.c | 2 +- gdb/sparcnbsd-tdep.c | 2 +- gdb/sparcobsd-tdep.c | 2 +- gdb/spu-linux-nat.c | 2 +- gdb/spu-tdep.c | 2 +- gdb/stabsread.c | 2 +- gdb/stack.c | 7 +- gdb/std-operator.def | 5 - gdb/symfile-mem.c | 6 +- gdb/symfile.c | 30 +- gdb/symfile.h | 100 +- gdb/symmisc.c | 43 +- gdb/symtab.c | 362 +- gdb/symtab.h | 118 +- gdb/target.c | 167 +- gdb/target.h | 104 +- gdb/testsuite/ChangeLog | 966 +- gdb/testsuite/config/bfin.exp | 1 + gdb/testsuite/config/monitor.exp | 16 +- gdb/testsuite/gdb.ada/arrayparam.exp | 11 +- gdb/testsuite/gdb.ada/arrayptr.exp | 11 + gdb/testsuite/gdb.ada/arrayptr/foo.adb | 7 + gdb/testsuite/gdb.ada/catch_ex.exp | 30 + gdb/testsuite/gdb.ada/char_enum.exp | 35 + gdb/testsuite/gdb.ada/char_enum/foo.adb | 23 + gdb/testsuite/gdb.ada/char_enum/pck.adb | 22 + gdb/testsuite/gdb.ada/char_enum/pck.ads | 21 + gdb/testsuite/gdb.ada/mi_catch_ex.exp | 137 + gdb/testsuite/gdb.ada/mi_catch_ex/foo.adb | 43 + gdb/testsuite/gdb.ada/packed_array.exp | 2 +- gdb/testsuite/gdb.ada/ptr_typedef.exp | 35 + gdb/testsuite/gdb.ada/ptr_typedef/foo.adb | 30 + gdb/testsuite/gdb.ada/ptr_typedef/pck.adb | 21 + gdb/testsuite/gdb.ada/ptr_typedef/pck.ads | 19 + gdb/testsuite/gdb.ada/same_enum.exp | 37 + gdb/testsuite/gdb.ada/same_enum/a.adb | 24 + gdb/testsuite/gdb.ada/same_enum/pck.adb | 22 + gdb/testsuite/gdb.ada/same_enum/pck.ads | 24 + gdb/testsuite/gdb.ada/start.exp | 2 +- gdb/testsuite/gdb.ada/str_ref_cmp.exp | 13 + gdb/testsuite/gdb.ada/sym_print_name.exp | 10 +- gdb/testsuite/gdb.ada/sym_print_name/foo.adb | 4 +- gdb/testsuite/gdb.ada/sym_print_name/pck.ads | 4 +- gdb/testsuite/gdb.arch/Makefile.in | 4 +- gdb/testsuite/gdb.arch/arm-disp-step.S | 91 +- gdb/testsuite/gdb.arch/arm-disp-step.exp | 88 + gdb/testsuite/gdb.arch/i386-bp_permanent.exp | 12 +- gdb/testsuite/gdb.arch/i386-dr3-watch.c | 43 + gdb/testsuite/gdb.arch/i386-dr3-watch.exp | 49 + gdb/testsuite/gdb.arch/i386-gnu-cfi.exp | 6 +- gdb/testsuite/gdb.arch/i386-permbkpt.exp | 8 +- gdb/testsuite/gdb.arch/i386-prologue.exp | 6 +- gdb/testsuite/gdb.arch/i386-signal.exp | 2 +- gdb/testsuite/gdb.arch/i386-size-overlap.exp | 8 +- gdb/testsuite/gdb.arch/i386-size.exp | 6 +- gdb/testsuite/gdb.arch/i386-unwind.exp | 6 +- gdb/testsuite/gdb.arch/thumb-singlestep.S | 40 + gdb/testsuite/gdb.arch/thumb-singlestep.exp | 38 + gdb/testsuite/gdb.asm/asm-source.exp | 3 + gdb/testsuite/gdb.asm/bfin.inc | 45 + gdb/testsuite/gdb.base/a2-run.exp | 6 +- gdb/testsuite/gdb.base/annota1.exp | 4 +- gdb/testsuite/gdb.base/async-shell.c | 22 + gdb/testsuite/gdb.base/async-shell.exp | 48 + gdb/testsuite/gdb.base/bigcore.exp | 2 +- gdb/testsuite/gdb.base/break-interp-lib.c | 4 + gdb/testsuite/gdb.base/break-interp.exp | 14 +- gdb/testsuite/gdb.base/call-sc.c | 2 +- gdb/testsuite/gdb.base/call-sc.exp | 2 +- gdb/testsuite/gdb.base/callfuncs.c | 159 +- gdb/testsuite/gdb.base/callfuncs.exp | 138 +- gdb/testsuite/gdb.base/charset.c | 5 + gdb/testsuite/gdb.base/charset.exp | 25 +- gdb/testsuite/gdb.base/commands.exp | 33 +- gdb/testsuite/gdb.base/completion.exp | 857 +- gdb/testsuite/gdb.base/default.exp | 4 +- gdb/testsuite/gdb.base/dump.exp | 217 +- gdb/testsuite/gdb.base/ending-run.exp | 4 + gdb/testsuite/gdb.base/eu-strip-infcall.c | 34 + gdb/testsuite/gdb.base/eu-strip-infcall.exp | 36 + gdb/testsuite/gdb.base/float.exp | 4 +- gdb/testsuite/gdb.base/fortran-sym-case.c | 22 + gdb/testsuite/gdb.base/fortran-sym-case.exp | 27 + gdb/testsuite/gdb.base/funcargs.c | 134 + gdb/testsuite/gdb.base/funcargs.exp | 94 +- gdb/testsuite/gdb.base/gcore-buffer-overflow.exp | 2 +- gdb/testsuite/gdb.base/gdb1090.c | 2 +- gdb/testsuite/gdb.base/gdb1090.exp | 12 +- gdb/testsuite/gdb.base/gdbindex-stabs-dwarf.c | 25 + gdb/testsuite/gdb.base/gdbindex-stabs.c | 21 + gdb/testsuite/gdb.base/gdbindex-stabs.exp | 36 + gdb/testsuite/gdb.base/gnu-ifunc-lib.c | 33 + gdb/testsuite/gdb.base/gnu-ifunc.c | 61 + gdb/testsuite/gdb.base/gnu-ifunc.exp | 146 + gdb/testsuite/gdb.base/help.exp | 18 +- gdb/testsuite/gdb.base/ifelse.exp | 11 +- gdb/testsuite/gdb.base/jit-dlmain.c | 20 + gdb/testsuite/gdb.base/jit-main.c | 6 +- gdb/testsuite/gdb.base/jit-so.exp | 121 + gdb/testsuite/gdb.base/kill-after-signal.c | 37 + gdb/testsuite/gdb.base/kill-after-signal.exp | 29 + gdb/testsuite/gdb.base/long_long.exp | 4 +- gdb/testsuite/gdb.base/maint.exp | 24 +- gdb/testsuite/gdb.base/moribund-step.exp | 6 + gdb/testsuite/gdb.base/pr10179.exp | 4 +- gdb/testsuite/gdb.base/psymtab.exp | 2 +- gdb/testsuite/gdb.base/readline-ask.c | 23 + gdb/testsuite/gdb.base/readline-ask.exp | 118 + gdb/testsuite/gdb.base/readline-ask.inputrc | 16 + gdb/testsuite/gdb.base/reread.exp | 16 +- gdb/testsuite/gdb.base/setshow.exp | 19 +- gdb/testsuite/gdb.base/signest.c | 53 + gdb/testsuite/gdb.base/signest.exp | 67 + gdb/testsuite/gdb.base/solib-disc.exp | 1 + gdb/testsuite/gdb.base/structs.c | 2 +- gdb/testsuite/gdb.base/structs.exp | 2 +- gdb/testsuite/gdb.base/type-opaque.exp | 7 +- gdb/testsuite/gdb.base/varargs.c | 80 + gdb/testsuite/gdb.base/varargs.exp | 26 + gdb/testsuite/gdb.base/watchpoint-delete.c | 33 + gdb/testsuite/gdb.base/watchpoint-delete.exp | 38 + gdb/testsuite/gdb.base/watchpoint.exp | 2 +- gdb/testsuite/gdb.cell/bt.exp | 1 + gdb/testsuite/gdb.cell/coremaker.c | 9 +- gdb/testsuite/gdb.cell/ea-standalone.exp | 4 +- gdb/testsuite/gdb.cell/fork.exp | 2 +- gdb/testsuite/gdb.cp/anon-ns.cc | 92 + gdb/testsuite/gdb.cp/anon-ns.exp | 70 + gdb/testsuite/gdb.cp/anon-struct.cc | 58 + gdb/testsuite/gdb.cp/anon-struct.exp | 31 + gdb/testsuite/gdb.cp/call-c.exp | 2 +- gdb/testsuite/gdb.cp/cmpd-minsyms.cc | 6 + gdb/testsuite/gdb.cp/cmpd-minsyms.exp | 15 +- gdb/testsuite/gdb.cp/cpcompletion.exp | 17 +- gdb/testsuite/gdb.cp/cpexprs.exp | 7 +- gdb/testsuite/gdb.cp/cplusfuncs.exp | 2 +- gdb/testsuite/gdb.cp/exception.cc | 13 +- gdb/testsuite/gdb.cp/exception.exp | 12 +- gdb/testsuite/gdb.cp/m-static.exp | 11 + gdb/testsuite/gdb.cp/maint.exp | 8 +- gdb/testsuite/gdb.cp/mb-inline.exp | 14 +- gdb/testsuite/gdb.cp/minsym-fallback-main.cc | 27 + gdb/testsuite/gdb.cp/minsym-fallback.cc | 28 + gdb/testsuite/gdb.cp/minsym-fallback.exp | 40 + gdb/testsuite/gdb.cp/minsym-fallback.h | 23 + gdb/testsuite/gdb.cp/namespace.exp | 34 +- gdb/testsuite/gdb.cp/no-dmgl-verbose.cc | 23 + gdb/testsuite/gdb.cp/no-dmgl-verbose.exp | 38 + gdb/testsuite/gdb.cp/paren-type.cc | 33 + gdb/testsuite/gdb.cp/paren-type.exp | 26 + gdb/testsuite/gdb.cp/pr9167.exp | 7 + gdb/testsuite/gdb.cp/psymtab-parameter.cc | 29 + gdb/testsuite/gdb.cp/psymtab-parameter.exp | 40 + gdb/testsuite/gdb.cp/static-method.cc | 46 + gdb/testsuite/gdb.cp/static-method.exp | 82 + gdb/testsuite/gdb.cp/static-print-quit.exp | 25 +- gdb/testsuite/gdb.cp/temargs.cc | 30 + gdb/testsuite/gdb.cp/temargs.exp | 73 +- gdb/testsuite/gdb.dwarf2/callframecfa.exp | 2 +- gdb/testsuite/gdb.dwarf2/clztest.S | 900 + gdb/testsuite/gdb.dwarf2/clztest.c | 33 + gdb/testsuite/gdb.dwarf2/clztest.exp | 91 + .../gdb.dwarf2/dw2-case-insensitive-debug.S | 102 + gdb/testsuite/gdb.dwarf2/dw2-case-insensitive.c | 38 + gdb/testsuite/gdb.dwarf2/dw2-case-insensitive.exp | 49 + gdb/testsuite/gdb.dwarf2/dw2-const.S | 53 +- gdb/testsuite/gdb.dwarf2/dw2-const.exp | 1 + gdb/testsuite/gdb.dwarf2/dw2-double-set-die-type.S | 866 +- gdb/testsuite/gdb.dwarf2/dw2-filename.exp | 3 + .../gdb.dwarf2/dw2-linkage-name-trust-main.cc | 41 + gdb/testsuite/gdb.dwarf2/dw2-linkage-name-trust.S | 134 + .../gdb.dwarf2/dw2-linkage-name-trust.exp | 55 + gdb/testsuite/gdb.dwarf2/dw2-modula2-self-type.S | 74 +- gdb/testsuite/gdb.dwarf2/dw2-op-call.S | 2 +- gdb/testsuite/gdb.dwarf2/dw2-op-call.exp | 3 + gdb/testsuite/gdb.dwarf2/dw2-restore.exp | 2 +- gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.S | 391 + gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.c | 58 + gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.exp | 74 + gdb/testsuite/gdb.dwarf2/dw4-sig-type-unused.S | 87 + gdb/testsuite/gdb.dwarf2/dw4-sig-type-unused.exp | 36 + gdb/testsuite/gdb.dwarf2/implptr.S | 468 +- gdb/testsuite/gdb.dwarf2/implptr.c | 10 +- gdb/testsuite/gdb.dwarf2/implptr.exp | 23 +- gdb/testsuite/gdb.dwarf2/pieces.exp | 2 +- gdb/testsuite/gdb.dwarf2/typeddwarf.S | 2225 + gdb/testsuite/gdb.dwarf2/typeddwarf.c | 93 + gdb/testsuite/gdb.dwarf2/typeddwarf.exp | 91 + gdb/testsuite/gdb.dwarf2/valop.exp | 2 +- gdb/testsuite/gdb.dwarf2/watch-notconst.exp | 2 +- gdb/testsuite/gdb.fortran/array-element.exp | 2 +- gdb/testsuite/gdb.fortran/charset.exp | 45 + gdb/testsuite/gdb.fortran/charset.f90 | 10 + gdb/testsuite/gdb.fortran/complex.exp | 2 +- gdb/testsuite/gdb.fortran/derived-type.exp | 2 +- gdb/testsuite/gdb.fortran/library-module.exp | 4 +- gdb/testsuite/gdb.fortran/logical.exp | 4 +- gdb/testsuite/gdb.fortran/module.exp | 5 +- gdb/testsuite/gdb.fortran/module.f90 | 7 + gdb/testsuite/gdb.fortran/multi-dim.exp | 2 +- gdb/testsuite/gdb.fortran/subarray.exp | 2 +- gdb/testsuite/gdb.hp/gdb.objdbg/objdbg01.exp | 2 +- gdb/testsuite/gdb.java/jmisc.exp | 4 + gdb/testsuite/gdb.java/jprint.exp | 11 + gdb/testsuite/gdb.java/jprint.java | 3 +- gdb/testsuite/gdb.mi/Makefile.in | 24 +- gdb/testsuite/gdb.mi/basics.c | 4 - gdb/testsuite/gdb.mi/mi-basics.exp | 53 +- gdb/testsuite/gdb.mi/mi-break.exp | 17 +- gdb/testsuite/gdb.mi/mi-cli.exp | 2 +- gdb/testsuite/gdb.mi/mi-nonstop-exit.exp | 16 +- gdb/testsuite/gdb.mi/mi-nonstop.exp | 32 +- gdb/testsuite/gdb.mi/mi-ns-stale-regcache.exp | 16 +- gdb/testsuite/gdb.mi/mi-nsintrall.exp | 36 +- gdb/testsuite/gdb.mi/mi-nsmoribund.exp | 29 +- gdb/testsuite/gdb.mi/mi-nsthrexec.exp | 16 +- gdb/testsuite/gdb.mi/mi-return.exp | 6 +- gdb/testsuite/gdb.mi/mi-reverse.exp | 6 +- gdb/testsuite/gdb.mi/mi-var-display.exp | 8 +- gdb/testsuite/gdb.mi/mi-watch.exp | 2 +- gdb/testsuite/gdb.mi/mi2-basics.exp | 53 +- gdb/testsuite/gdb.mi/mi2-cli.exp | 2 +- gdb/testsuite/gdb.mi/mi2-console.exp | 7 +- gdb/testsuite/gdb.mi/mi2-return.exp | 6 +- gdb/testsuite/gdb.mi/mi2-var-display.exp | 8 +- gdb/testsuite/gdb.mi/mi2-watch.exp | 2 +- gdb/testsuite/gdb.opt/inline-cmds.exp | 25 +- gdb/testsuite/gdb.python/Makefile.in | 2 +- gdb/testsuite/gdb.python/py-evthreads.exp | 7 +- gdb/testsuite/gdb.python/py-frame-inline.c | 43 + gdb/testsuite/gdb.python/py-frame-inline.exp | 39 + gdb/testsuite/gdb.python/py-function.exp | 15 + gdb/testsuite/gdb.python/py-inferior.c | 6 +- gdb/testsuite/gdb.python/py-inferior.exp | 2 +- gdb/testsuite/gdb.python/py-mi.exp | 68 +- .../gdb.python/py-objfile-script-gdb.py.in | 63 + gdb/testsuite/gdb.python/py-objfile-script.c | 39 + gdb/testsuite/gdb.python/py-objfile-script.exp | 60 + gdb/testsuite/gdb.python/py-prettyprint.c | 20 +- gdb/testsuite/gdb.python/py-prettyprint.exp | 3 + gdb/testsuite/gdb.python/py-prettyprint.py | 20 + gdb/testsuite/gdb.python/py-section-script.exp | 8 + gdb/testsuite/gdb.python/py-symtab.exp | 4 +- gdb/testsuite/gdb.python/py-template.exp | 2 + gdb/testsuite/gdb.python/py-value.exp | 3 +- gdb/testsuite/gdb.python/python.exp | 21 +- gdb/testsuite/gdb.reverse/Makefile.in | 3 +- gdb/testsuite/gdb.reverse/finish-reverse-bkpt.exp | 57 + gdb/testsuite/gdb.reverse/i386-precsave.exp | 12 +- gdb/testsuite/gdb.reverse/i386-reverse.exp | 6 +- gdb/testsuite/gdb.reverse/i386-sse-reverse.exp | 6 +- gdb/testsuite/gdb.reverse/i387-env-reverse.exp | 8 +- gdb/testsuite/gdb.reverse/i387-stack-reverse.exp | 8 +- .../gdb.reverse/next-reverse-bkpt-over-sr.exp | 58 + gdb/testsuite/gdb.reverse/sigall-precsave.exp | 8 +- gdb/testsuite/gdb.reverse/sigall-reverse.exp | 2 +- gdb/testsuite/gdb.threads/corethreads.c | 47 + gdb/testsuite/gdb.threads/corethreads.exp | 58 + gdb/testsuite/gdb.threads/execl.exp | 3 + gdb/testsuite/gdb.threads/gcore-thread.exp | 125 +- gdb/testsuite/gdb.threads/ia64-sigill.exp | 1 - gdb/testsuite/gdb.threads/leader-exit.c | 49 + gdb/testsuite/gdb.threads/leader-exit.exp | 38 + gdb/testsuite/gdb.threads/pending-step.exp | 2 +- gdb/testsuite/gdb.threads/tls-shared.exp | 46 +- gdb/testsuite/gdb.trace/tfile.c | 8 +- gdb/testsuite/gdb.trace/tfile.exp | 7 +- gdb/testsuite/lib/ada.exp | 390 - gdb/testsuite/lib/future.exp | 437 + gdb/testsuite/lib/gdb.exp | 221 +- gdb/testsuite/lib/gdbserver-support.exp | 17 + gdb/testsuite/lib/mi-support.exp | 8 +- gdb/thread.c | 31 +- gdb/top.c | 52 +- gdb/top.h | 12 +- gdb/tracepoint.c | 124 +- gdb/tui/tui-hooks.c | 6 +- gdb/tui/tui-io.c | 12 +- gdb/ui-file.c | 64 +- gdb/ui-file.h | 14 + gdb/ui-out.c | 30 +- gdb/ui-out.h | 4 +- gdb/utils.c | 437 +- gdb/v850-tdep.c | 2 +- gdb/valops.c | 84 +- gdb/valprint.c | 469 +- gdb/valprint.h | 9 + gdb/value.c | 46 +- gdb/value.h | 16 +- gdb/varobj.c | 149 +- gdb/varobj.h | 2 +- gdb/version.in | 2 +- gdb/windows-nat.c | 23 +- gdb/windows-tdep.c | 4 +- gdb/wrapper.c | 22 + gdb/wrapper.h | 2 + gdb/xcoffread.c | 41 +- gdb/xstormy16-tdep.c | 13 +- gdb/xtensa-tdep.c | 16 +- include/ChangeLog | 135 +- include/ansidecl.h | 9 + include/bfdlink.h | 249 +- include/coff/ChangeLog | 35 + include/coff/i860.h | 4 +- include/coff/internal.h | 2 + include/coff/rs6000.h | 31 +- include/coff/rs6k64.h | 32 +- include/coff/xcoff.h | 61 +- include/demangle.h | 8 +- include/dis-asm.h | 6 +- include/dwarf2.h | 17 + include/elf/ChangeLog | 54 + include/elf/arm.h | 3 +- include/elf/common.h | 13 +- include/elf/ia64.h | 36 + include/elf/ppc.h | 4 + include/elf/reloc-macros.h | 6 +- include/elf/tic6x.h | 19 +- include/elf/tilegx.h | 162 + include/elf/tilepro.h | 128 + include/filenames.h | 8 + include/gdb/ChangeLog | 4 + include/gdb/remote-sim.h | 5 + include/mach-o/ChangeLog | 4 + include/mach-o/loader.h | 329 + include/opcode/ChangeLog | 49 + include/opcode/arm.h | 6 +- include/opcode/avr.h | 3 +- include/opcode/bfin.h | 10 +- include/opcode/s390.h | 3 + include/opcode/tilegx.h | 1302 + include/opcode/tilepro.h | 1636 + include/plugin-api.h | 81 +- libdecnumber/.gitignore | 1 + libdecnumber/ChangeLog | 13 + libdecnumber/decNumber.c | 80 +- libiberty/ChangeLog | 74 + libiberty/cp-demangle.c | 360 +- libiberty/cp-demint.c | 6 +- libiberty/cplus-dem.c | 3 +- libiberty/filename_cmp.c | 28 +- libiberty/makefile.vms | 2 +- libiberty/pex-common.c | 9 +- libiberty/pex-msdos.c | 6 +- libiberty/pex-win32.c | 24 +- libiberty/regex.c | 11 +- libiberty/spaces.c | 5 +- libiberty/testsuite/demangle-expected | 54 +- libiberty/testsuite/test-demangle.c | 12 +- libiberty/testsuite/test-expandargv.c | 2 +- opcodes/ChangeLog | 295 +- opcodes/Makefile.am | 8 +- opcodes/Makefile.in | 12 +- opcodes/arm-dis.c | 172 +- opcodes/avr-dis.c | 3 +- opcodes/configure | 2 + opcodes/configure.in | 2 + opcodes/disassemble.c | 14 +- opcodes/i386-dis.c | 1864 +- opcodes/i386-gen.c | 21 +- opcodes/i386-init.h | 185 +- opcodes/i386-opc.h | 29 +- opcodes/i386-opc.tbl | 196 +- opcodes/i386-tbl.h |15261 ++++--- opcodes/mips16-opc.c | 11 +- opcodes/po/POTFILES.in | 4 + opcodes/po/da.po | 249 +- opcodes/po/opcodes.pot | 121 +- opcodes/ppc-opc.c | 4 +- opcodes/rx-decode.c | 1172 +- opcodes/rx-decode.opc | 2 + opcodes/s390-opc.c | 217 +- opcodes/s390-opc.txt | 312 +- opcodes/tilegx-dis.c | 135 + opcodes/tilegx-opc.c | 8055 +++ opcodes/tilepro-dis.c | 232 + opcodes/tilepro-opc.c |10183 ++++ opcodes/v850-dis.c | 13 +- opcodes/v850-opc.c | 8 +- readline/CHANGELOG | 175 + readline/CHANGES | 317 + readline/COPYING | 913 +- readline/ChangeLog.gdb | 18 + readline/INSTALL | 2 +- readline/MANIFEST | 9 + readline/Makefile.in | 104 +- readline/NEWS | 41 +- readline/README | 9 +- readline/aclocal.m4 | 293 +- readline/ansi_stdlib.h | 26 +- readline/bind.c | 283 +- readline/callback.c | 170 +- readline/chardefs.h | 25 +- readline/compat.c | 26 +- readline/complete.c | 682 +- readline/config.h.in | 48 +- readline/configure | 600 +- readline/configure.in | 73 +- readline/display.c | 641 +- readline/doc/ChangeLog.gdb | 11 + readline/doc/Makefile.in | 41 +- readline/doc/fdl.texi | 96 +- readline/doc/history.3 | 25 +- readline/doc/history.texi | 27 +- readline/doc/hstech.texi | 6 +- readline/doc/hsuser.texi | 38 +- readline/doc/inc-hist.texinfo | 457 - readline/doc/readline.3 | 111 +- readline/doc/rlman.texi | 26 +- readline/doc/rltech.texi | 243 +- readline/doc/rluser.texi | 283 +- readline/doc/rluserman.texi | 27 +- readline/doc/texi2dvi | 26 +- readline/doc/texi2html | 35 +- readline/doc/version.texi | 12 +- readline/emacs_keymap.c | 25 +- readline/examples/ChangeLog.gdb | 4 + readline/examples/Inputrc | 24 +- readline/examples/Makefile.in | 87 +- readline/examples/autoconf/BASH_CHECK_LIB_TERMCAP | 40 + readline/examples/autoconf/RL_LIB_READLINE_VERSION | 118 + readline/examples/autoconf/wi_LIB_READLINE | 76 + readline/examples/excallback.c | 3 + readline/examples/fileman.c | 29 +- readline/examples/histexamp.c | 25 +- readline/examples/manexamp.c | 23 +- readline/examples/readlinebuf.h | 8 +- readline/examples/rl.c | 23 +- readline/examples/rlcat.c | 23 +- readline/examples/rlevent.c | 166 + readline/examples/rlfe/ChangeLog | 11 - readline/examples/rlfe/ChangeLog.gdb | 14 + readline/examples/rlfe/Makefile.in | 14 +- readline/examples/rlfe/config.h.in | 6 +- readline/examples/rlfe/configure | 3893 +- readline/examples/rlfe/configure.in | 2 + readline/examples/rlfe/extern.h | 11 +- readline/examples/rlfe/os.h | 5 +- readline/examples/rlfe/pty.c | 7 +- readline/examples/rlfe/rlfe.c | 13 +- readline/examples/rltest.c | 23 +- readline/examples/rlversion.c | 23 +- readline/funmap.c | 36 +- readline/histexpand.c | 223 +- readline/histfile.c | 51 +- readline/histlib.h | 30 +- readline/history.c | 120 +- readline/history.h | 30 +- readline/histsearch.c | 29 +- readline/input.c | 113 +- readline/isearch.c | 93 +- readline/keymaps.c | 47 +- readline/keymaps.h | 28 +- readline/kill.c | 37 +- readline/macro.c | 32 +- readline/mbutil.c | 44 +- readline/misc.c | 88 +- readline/nls.c | 28 +- readline/parens.c | 42 +- readline/patchlevel | 3 + readline/posixdir.h | 20 +- readline/posixjmp.h | 20 +- readline/posixselect.h | 47 + readline/posixstat.h | 20 +- readline/readline.c | 120 +- readline/readline.h | 136 +- readline/rlconf.h | 33 +- readline/rldefs.h | 32 +- readline/rlmbutil.h | 50 +- readline/rlprivate.h | 128 +- readline/rlshell.h | 25 +- readline/rlstdc.h | 28 +- readline/rltty.c | 142 +- readline/rltty.h | 31 +- readline/rltypedefs.h | 25 +- readline/rlwinsize.h | 33 +- readline/savestring.c | 32 +- readline/search.c | 38 +- readline/shell.c | 30 +- readline/shlib/Makefile.in | 60 +- readline/signals.c | 277 +- readline/support/config.guess | 683 +- readline/support/config.rpath | 15 +- readline/support/config.sub | 242 +- readline/support/mkdirs | 21 +- readline/support/mkdist | 22 +- readline/support/shlib-install | 30 +- readline/support/shobj-conf | 119 +- readline/support/wcwidth.c | 256 +- readline/tcap.h | 32 +- readline/terminal.c | 98 +- readline/text.c | 181 +- readline/tilde.c | 46 +- readline/tilde.h | 25 +- readline/undo.c | 113 +- readline/util.c | 241 +- readline/vi_keymap.c | 31 +- readline/vi_mode.c | 718 +- readline/xfree.c | 57 + readline/xmalloc.c | 37 +- readline/xmalloc.h | 28 +- sim/ChangeLog | 15 + sim/MAINTAINERS | 1 - sim/arm/ChangeLog | 12 + sim/arm/iwmmxt.c | 19 +- sim/arm/wrapper.c | 6 + sim/avr/ChangeLog | 4 + sim/avr/interp.c | 6 + sim/bfin/ChangeLog | 287 + sim/bfin/Makefile.in | 1 + sim/bfin/bfin-sim.c | 276 +- sim/bfin/bfroms/all.h | 3 + sim/bfin/bfroms/bf526-0.2.h | 4 + sim/bfin/bfroms/bf54x-0.4.h | 4 + sim/bfin/bfroms/bf54x_l1-0.4.h | 4 + sim/bfin/configure | 3 +- sim/bfin/configure.ac | 1 + sim/bfin/dv-bfin_cec.h | 3 - sim/bfin/dv-bfin_ctimer.h | 3 - sim/bfin/dv-bfin_dma.c | 2 +- sim/bfin/dv-bfin_dma.h | 2 - sim/bfin/dv-bfin_dmac.c | 26 +- sim/bfin/dv-bfin_dmac.h | 3 - sim/bfin/dv-bfin_ebiu_amc.h | 4 - sim/bfin/dv-bfin_ebiu_ddrc.h | 2 - sim/bfin/dv-bfin_ebiu_sdc.h | 2 - sim/bfin/dv-bfin_emac.h | 3 - sim/bfin/dv-bfin_eppi.h | 3 - sim/bfin/dv-bfin_evt.h | 3 - sim/bfin/dv-bfin_gpio.c | 109 +- sim/bfin/dv-bfin_gpio.h | 3 - sim/bfin/dv-bfin_gptimer.h | 3 - sim/bfin/dv-bfin_jtag.h | 3 - sim/bfin/dv-bfin_mmu.h | 3 - sim/bfin/dv-bfin_nfc.h | 3 - sim/bfin/dv-bfin_otp.c | 7 + sim/bfin/dv-bfin_otp.h | 6 - sim/bfin/dv-bfin_pfmon.c | 155 + sim/bfin/dv-bfin_pfmon.h | 24 + sim/bfin/dv-bfin_pll.h | 3 - sim/bfin/dv-bfin_ppi.h | 3 - sim/bfin/dv-bfin_rtc.h | 2 - sim/bfin/dv-bfin_sic.c | 666 +- sim/bfin/dv-bfin_sic.h | 3 - sim/bfin/dv-bfin_spi.h | 3 - sim/bfin/dv-bfin_trace.h | 3 - sim/bfin/dv-bfin_twi.h | 3 - sim/bfin/dv-bfin_uart.c | 52 +- sim/bfin/dv-bfin_uart.h | 17 +- sim/bfin/dv-bfin_uart2.c | 5 +- sim/bfin/dv-bfin_uart2.h | 3 - sim/bfin/dv-bfin_wdog.h | 2 - sim/bfin/dv-bfin_wp.h | 3 - sim/bfin/interp.c | 36 +- sim/bfin/machs.c | 726 +- sim/bfin/machs.h | 47 + sim/bfin/sim-main.h | 2 +- sim/common/ChangeLog | 100 + sim/common/Make-common.in | 7 + sim/common/aclocal.m4 | 6 +- sim/common/callback.c | 2 +- sim/common/dv-cfi.c | 799 + sim/common/dv-cfi.h | 60 + sim/common/dv-glue.c | 153 +- sim/common/dv-pal.c | 4 +- sim/common/dv-sockser.c | 4 +- sim/common/hw-alloc.c | 3 +- sim/common/hw-base.c | 36 +- sim/common/hw-device.c | 4 +- sim/common/hw-device.h | 9 +- sim/common/hw-events.c | 6 +- sim/common/hw-handles.c | 6 +- sim/common/hw-instances.c | 13 +- sim/common/hw-instances.h | 3 +- sim/common/hw-main.h | 6 +- sim/common/hw-ports.c | 25 +- sim/common/hw-ports.h | 3 +- sim/common/hw-properties.c | 45 +- sim/common/hw-properties.h | 15 +- sim/common/hw-tree.c | 180 +- sim/common/nltvals.def | 31 + sim/common/sim-abort.c | 8 +- sim/common/sim-arange.c | 4 +- sim/common/sim-command.c | 34 + sim/common/sim-config.c | 18 +- sim/common/sim-core.c | 46 +- sim/common/sim-engine.c | 2 +- sim/common/sim-events.c | 70 +- sim/common/sim-hw.c | 8 +- sim/common/sim-io.c | 128 +- sim/common/sim-memopt.c | 4 +- sim/common/sim-options.c | 64 +- sim/common/sim-profile.c | 2 +- sim/common/sim-resume.c | 2 +- sim/common/sim-stop.c | 8 +- sim/common/sim-trace.c | 14 +- sim/common/sim-trace.h | 6 + sim/common/syscall.c | 4 +- sim/configure | 3 +- sim/configure.tgt | 3 +- sim/cris/ChangeLog | 4 + sim/cris/sim-if.c | 7 - sim/erc32/ChangeLog | 8 + sim/erc32/interf.c | 9 + sim/frv/ChangeLog | 4 + sim/frv/sim-if.c | 9 - sim/h8300/ChangeLog | 4 + sim/h8300/compile.c | 7 - sim/igen/ChangeLog | 35 + sim/igen/filter.c | 30 +- sim/igen/gen-engine.c | 325 - sim/igen/gen-icache.c | 2 + sim/igen/gen-idecode.c | 329 +- sim/igen/gen-model.c | 398 - sim/igen/gen.c | 127 +- sim/igen/ld-insn.c | 37 +- sim/igen/misc.h | 4 - sim/iq2000/ChangeLog | 4 + sim/iq2000/sim-if.c | 12 - sim/lm32/ChangeLog | 4 + sim/lm32/sim-if.c | 9 - sim/m32c/ChangeLog | 12 + sim/m32c/configure.ac | 34 + sim/m32c/configure.in | 34 - sim/m32c/gdb-if.c | 6 + sim/m32r/ChangeLog | 4 + sim/m32r/sim-if.c | 48 - sim/m68hc11/ChangeLog | 4 + sim/m68hc11/interp.c | 27 - sim/microblaze/ChangeLog | 4 + sim/microblaze/interp.c | 6 + sim/mips/ChangeLog | 10 + sim/mips/Makefile.in | 4 +- sim/mips/interp.c | 10 - sim/mn10300/ChangeLog | 8 + sim/mn10300/am33.igen | 2 +- sim/mn10300/interp.c | 17 - sim/ppc/ChangeLog | 27 +- sim/ppc/psim.c | 11 +- sim/ppc/sim_calls.c | 5 + sim/ppc/vm.c | 2 +- sim/rx/ChangeLog | 12 + sim/rx/configure.ac | 63 + sim/rx/configure.in | 63 - sim/rx/gdb-if.c | 6 + sim/sh/ChangeLog | 4 + sim/sh/interp.c | 6 + sim/sh64/ChangeLog | 4 + sim/sh64/sim-if.c | 10 - sim/testsuite/ChangeLog | 35 + sim/testsuite/configure | 5 +- sim/testsuite/lib/sim-defs.exp | 48 +- sim/testsuite/sim/arm/allinsn.exp | 2 +- sim/testsuite/sim/arm/iwmmxt/iwmmxt.exp | 2 +- sim/testsuite/sim/arm/misc.exp | 2 +- sim/testsuite/sim/arm/thumb/allthumb.exp | 3 +- sim/testsuite/sim/arm/xscale/xscale.exp | 2 +- sim/testsuite/sim/bfin/.gitignore | 1 + sim/testsuite/sim/bfin/10272_small.s | 51 + sim/testsuite/sim/bfin/10436.s | 39 + sim/testsuite/sim/bfin/10622.s | 21 + sim/testsuite/sim/bfin/10742.s | 17 + sim/testsuite/sim/bfin/10799.s | 55 + sim/testsuite/sim/bfin/11080.s | 40 + sim/testsuite/sim/bfin/7641.s | 38 + sim/testsuite/sim/bfin/ChangeLog | 250 + sim/testsuite/sim/bfin/PN_generator.s | 78 + sim/testsuite/sim/bfin/a0.s | 17 + sim/testsuite/sim/bfin/a0shift.S | 169 + sim/testsuite/sim/bfin/a1.s | 29 + sim/testsuite/sim/bfin/a10.s | 176 + sim/testsuite/sim/bfin/a11.S | 386 + sim/testsuite/sim/bfin/a12.s | 40 + sim/testsuite/sim/bfin/a2.s | 179 + sim/testsuite/sim/bfin/a20.S | 68 + sim/testsuite/sim/bfin/a21.s | 83 + sim/testsuite/sim/bfin/a22.s | 83 + sim/testsuite/sim/bfin/a23.s | 84 + sim/testsuite/sim/bfin/a24.s | 12 + sim/testsuite/sim/bfin/a25.s | 28 + sim/testsuite/sim/bfin/a26.s | 72 + sim/testsuite/sim/bfin/a3.s | 313 + sim/testsuite/sim/bfin/a30.s | 55 + sim/testsuite/sim/bfin/a4.s | 36 + sim/testsuite/sim/bfin/a5.s | 140 + sim/testsuite/sim/bfin/a6.s | 132 + sim/testsuite/sim/bfin/a7.s | 179 + sim/testsuite/sim/bfin/a8.s | 41 + sim/testsuite/sim/bfin/a9.s | 219 + sim/testsuite/sim/bfin/abs-2.S | 42 + sim/testsuite/sim/bfin/abs-3.S | 42 + sim/testsuite/sim/bfin/abs-4.S | 42 + sim/testsuite/sim/bfin/abs.S | 42 + sim/testsuite/sim/bfin/abs_acc.s | 224 + sim/testsuite/sim/bfin/acc-rot.s | 129 + sim/testsuite/sim/bfin/acp5_19.s | 12 + sim/testsuite/sim/bfin/acp5_4.s | 39 + sim/testsuite/sim/bfin/add_imm7.s | 38 + sim/testsuite/sim/bfin/add_shift.S | 53 + sim/testsuite/sim/bfin/add_sub_acc.s | 123 + sim/testsuite/sim/bfin/addsub_flags.S | 107 + sim/testsuite/sim/bfin/algnbug1.s | 38 + sim/testsuite/sim/bfin/algnbug2.s | 69 + sim/testsuite/sim/bfin/allinsn.exp | 15 + sim/testsuite/sim/bfin/argc.c | 31 + sim/testsuite/sim/bfin/ashift.s | 323 + sim/testsuite/sim/bfin/ashift_flags.s | 84 + sim/testsuite/sim/bfin/b0.S | 51 + sim/testsuite/sim/bfin/b1.s | 12 + sim/testsuite/sim/bfin/b2.S | 26 + sim/testsuite/sim/bfin/brcc.s | 164 + sim/testsuite/sim/bfin/brevadd.s | 20 + sim/testsuite/sim/bfin/byteop16m.s | 76 + sim/testsuite/sim/bfin/byteop16p.s | 74 + sim/testsuite/sim/bfin/byteop1p.s | 75 + sim/testsuite/sim/bfin/byteop2p.s | 58 + sim/testsuite/sim/bfin/byteop3p.s | 119 + sim/testsuite/sim/bfin/byteunpack.s | 45 + sim/testsuite/sim/bfin/c_alu2op_arith_r_sft.s | 226 + sim/testsuite/sim/bfin/c_alu2op_conv_b.s | 211 + sim/testsuite/sim/bfin/c_alu2op_conv_h.s | 211 + sim/testsuite/sim/bfin/c_alu2op_conv_mix.s | 186 + sim/testsuite/sim/bfin/c_alu2op_conv_neg.s | 211 + sim/testsuite/sim/bfin/c_alu2op_conv_toggle.s | 211 + sim/testsuite/sim/bfin/c_alu2op_conv_xb.s | 211 + sim/testsuite/sim/bfin/c_alu2op_conv_xh.s | 212 + sim/testsuite/sim/bfin/c_alu2op_divq.s | 220 + sim/testsuite/sim/bfin/c_alu2op_divs.s | 220 + sim/testsuite/sim/bfin/c_alu2op_log_l_sft.s | 220 + sim/testsuite/sim/bfin/c_alu2op_log_r_sft.s | 217 + sim/testsuite/sim/bfin/c_alu2op_shadd_1.s | 209 + sim/testsuite/sim/bfin/c_alu2op_shadd_2.s | 209 + sim/testsuite/sim/bfin/c_br_preg_killed_ac.s | 82 + sim/testsuite/sim/bfin/c_br_preg_killed_ex1.s | 85 + sim/testsuite/sim/bfin/c_br_preg_stall_ac.s | 75 + sim/testsuite/sim/bfin/c_br_preg_stall_ex1.s | 70 + sim/testsuite/sim/bfin/c_brcc_bp1.s | 45 + sim/testsuite/sim/bfin/c_brcc_bp2.s | 45 + sim/testsuite/sim/bfin/c_brcc_bp3.s | 47 + sim/testsuite/sim/bfin/c_brcc_bp4.s | 46 + sim/testsuite/sim/bfin/c_brcc_brf_bp.s | 46 + sim/testsuite/sim/bfin/c_brcc_brf_brt_bp.s | 47 + sim/testsuite/sim/bfin/c_brcc_brf_brt_nbp.s | 46 + sim/testsuite/sim/bfin/c_brcc_brf_fbkwd.s | 46 + sim/testsuite/sim/bfin/c_brcc_brf_nbp.s | 45 + sim/testsuite/sim/bfin/c_brcc_brt_bp.s | 46 + sim/testsuite/sim/bfin/c_brcc_brt_nbp.s | 45 + sim/testsuite/sim/bfin/c_brcc_kills_dhits.s | 136 + sim/testsuite/sim/bfin/c_brcc_kills_dmiss.s | 137 + sim/testsuite/sim/bfin/c_cactrl_iflush_pr.s | 102 + sim/testsuite/sim/bfin/c_cactrl_iflush_pr_pp.s | 100 + sim/testsuite/sim/bfin/c_calla_ljump.s | 31 + sim/testsuite/sim/bfin/c_calla_subr.s | 28 + sim/testsuite/sim/bfin/c_cc2dreg.s | 56 + sim/testsuite/sim/bfin/c_cc2stat_cc_ac.S | 240 + sim/testsuite/sim/bfin/c_cc2stat_cc_an.s | 243 + sim/testsuite/sim/bfin/c_cc2stat_cc_aq.s | 243 + sim/testsuite/sim/bfin/c_cc2stat_cc_av0.S | 241 + sim/testsuite/sim/bfin/c_cc2stat_cc_av1.S | 240 + sim/testsuite/sim/bfin/c_cc2stat_cc_az.s | 243 + sim/testsuite/sim/bfin/c_cc_flag_ccmv_depend.S | 80 + sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft.s | 87 + sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft_s1.s | 99 + sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft_sn.s | 118 + sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft.s | 83 + sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft_s1.s | 98 + sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft_sn.S | 127 + sim/testsuite/sim/bfin/c_ccflag_a0a1.S | 143 + sim/testsuite/sim/bfin/c_ccflag_dr_dr.s | 299 + sim/testsuite/sim/bfin/c_ccflag_dr_dr_uu.s | 299 + sim/testsuite/sim/bfin/c_ccflag_dr_imm3.s | 224 + sim/testsuite/sim/bfin/c_ccflag_dr_imm3_uu.s | 221 + sim/testsuite/sim/bfin/c_ccflag_pr_imm3.s | 539 + sim/testsuite/sim/bfin/c_ccflag_pr_imm3_uu.s | 238 + sim/testsuite/sim/bfin/c_ccflag_pr_pr.s | 262 + sim/testsuite/sim/bfin/c_ccflag_pr_pr_uu.s | 212 + sim/testsuite/sim/bfin/c_ccmv_cc_dr_dr.s | 124 + sim/testsuite/sim/bfin/c_ccmv_cc_dr_pr.s | 61 + sim/testsuite/sim/bfin/c_ccmv_cc_pr_pr.s | 111 + sim/testsuite/sim/bfin/c_ccmv_ncc_dr_dr.s | 123 + sim/testsuite/sim/bfin/c_ccmv_ncc_dr_pr.s | 60 + sim/testsuite/sim/bfin/c_ccmv_ncc_pr_pr.s | 111 + sim/testsuite/sim/bfin/c_comp3op_dr_and_dr.s | 412 + sim/testsuite/sim/bfin/c_comp3op_dr_minus_dr.s | 412 + sim/testsuite/sim/bfin/c_comp3op_dr_mix.s | 237 + sim/testsuite/sim/bfin/c_comp3op_dr_or_dr.s | 412 + sim/testsuite/sim/bfin/c_comp3op_dr_plus_dr.s | 412 + sim/testsuite/sim/bfin/c_comp3op_dr_xor_dr.s | 412 + sim/testsuite/sim/bfin/c_comp3op_pr_plus_pr_sh1.s | 302 + sim/testsuite/sim/bfin/c_comp3op_pr_plus_pr_sh2.s | 302 + sim/testsuite/sim/bfin/c_compi2opd_dr_add_i7_n.s | 164 + sim/testsuite/sim/bfin/c_compi2opd_dr_add_i7_p.s | 147 + sim/testsuite/sim/bfin/c_compi2opd_dr_eq_i7_n.s | 166 + sim/testsuite/sim/bfin/c_compi2opd_dr_eq_i7_p.s | 147 + sim/testsuite/sim/bfin/c_compi2opd_flags.S | 600 + sim/testsuite/sim/bfin/c_compi2opd_flags_2.S | 600 + sim/testsuite/sim/bfin/c_compi2opp_pr_add_i7_n.s | 149 + sim/testsuite/sim/bfin/c_compi2opp_pr_add_i7_p.s | 116 + sim/testsuite/sim/bfin/c_compi2opp_pr_eq_i7_n.s | 161 + sim/testsuite/sim/bfin/c_compi2opp_pr_eq_i7_p.s | 131 + sim/testsuite/sim/bfin/c_dagmodik_lnz_imgebl.s | 290 + sim/testsuite/sim/bfin/c_dagmodik_lnz_imltbl.s | 289 + sim/testsuite/sim/bfin/c_dagmodik_lz_inc_dec.s | 140 + sim/testsuite/sim/bfin/c_dagmodim_lnz_imgebl.s | 108 + sim/testsuite/sim/bfin/c_dagmodim_lnz_imltbl.s | 109 + sim/testsuite/sim/bfin/c_dagmodim_lz_inc_dec.s | 98 + sim/testsuite/sim/bfin/c_dsp32alu_a0_pm_a1.s | 39 + sim/testsuite/sim/bfin/c_dsp32alu_a0a1s.s | 82 + sim/testsuite/sim/bfin/c_dsp32alu_a_abs_a.s | 34 + sim/testsuite/sim/bfin/c_dsp32alu_a_neg_a.s | 34 + sim/testsuite/sim/bfin/c_dsp32alu_aa_absabs.s | 35 + sim/testsuite/sim/bfin/c_dsp32alu_aa_negneg.s | 35 + sim/testsuite/sim/bfin/c_dsp32alu_abs.s | 62 + sim/testsuite/sim/bfin/c_dsp32alu_absabs.s | 62 + sim/testsuite/sim/bfin/c_dsp32alu_alhwx.s | 128 + sim/testsuite/sim/bfin/c_dsp32alu_awx.s | 61 + sim/testsuite/sim/bfin/c_dsp32alu_byteop1ew.s | 136 + sim/testsuite/sim/bfin/c_dsp32alu_byteop2.s | 76 + sim/testsuite/sim/bfin/c_dsp32alu_byteop3.s | 76 + sim/testsuite/sim/bfin/c_dsp32alu_bytepack.s | 77 + sim/testsuite/sim/bfin/c_dsp32alu_byteunpack.s | 113 + sim/testsuite/sim/bfin/c_dsp32alu_disalnexcpt.s | 255 + sim/testsuite/sim/bfin/c_dsp32alu_max.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_maxmax.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_min.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_minmin.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_mix.s | 137 + sim/testsuite/sim/bfin/c_dsp32alu_r_lh_a0pa1.s | 75 + sim/testsuite/sim/bfin/c_dsp32alu_r_negneg.s | 88 + sim/testsuite/sim/bfin/c_dsp32alu_rh_m.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rh_p.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd12_m.s | 258 + sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd12_p.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd20_m.s | 258 + sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd20_p.s | 258 + sim/testsuite/sim/bfin/c_dsp32alu_rl_m.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rl_p.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd12_m.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd12_p.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd20_m.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd20_p.s | 258 + sim/testsuite/sim/bfin/c_dsp32alu_rlh_rnd.s | 66 + sim/testsuite/sim/bfin/c_dsp32alu_rm.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rmm.s | 264 + sim/testsuite/sim/bfin/c_dsp32alu_rmp.s | 264 + sim/testsuite/sim/bfin/c_dsp32alu_rp.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rpm.s | 264 + sim/testsuite/sim/bfin/c_dsp32alu_rpp.s | 266 + sim/testsuite/sim/bfin/c_dsp32alu_rr_lph_a1a0.s | 33 + sim/testsuite/sim/bfin/c_dsp32alu_rrpm.s | 265 + sim/testsuite/sim/bfin/c_dsp32alu_rrpm_aa.s | 70 + sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp_sft.s | 262 + sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp_sft_x.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_rrppmm.s | 263 + sim/testsuite/sim/bfin/c_dsp32alu_rrppmm_sft.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_rrppmm_sft_x.s | 261 + sim/testsuite/sim/bfin/c_dsp32alu_saa.s | 70 + sim/testsuite/sim/bfin/c_dsp32alu_sat_aa.S | 41 + sim/testsuite/sim/bfin/c_dsp32alu_search.s | 74 + sim/testsuite/sim/bfin/c_dsp32alu_sgn.s | 39 + sim/testsuite/sim/bfin/c_dsp32mac_a1a0.s | 255 + sim/testsuite/sim/bfin/c_dsp32mac_a1a0_iuw32.s | 1014 + sim/testsuite/sim/bfin/c_dsp32mac_a1a0_m.s | 340 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0.s | 124 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_i.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_ih.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_is.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_iu.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_m.s | 127 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_s.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_t.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_tu.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_u.s | 119 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1.s | 213 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_i.s | 273 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_ih.s | 145 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_is.s | 145 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_iu.s | 145 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_m.s | 206 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_s.s | 145 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_t.s | 274 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_tu.s | 145 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_u.s | 170 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0.s | 157 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0_iutsh.s | 157 + sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0_m.s | 157 + sim/testsuite/sim/bfin/c_dsp32mac_mix.s | 114 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0.s | 129 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_i.s | 247 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_is.s | 245 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_m.s | 129 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_s.s | 245 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_u.s | 245 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1.s | 127 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_i.s | 243 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_is.s | 243 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_m.s | 127 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_s.s | 243 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_u.s | 243 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0.s | 152 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_i.s | 292 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_is.s | 292 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_m.s | 152 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_s.s | 306 + sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_u.s | 292 + sim/testsuite/sim/bfin/c_dsp32mac_pair_mix.s | 69 + sim/testsuite/sim/bfin/c_dsp32mult_dr.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_i.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_ih.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_is.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_iu.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m.s | 211 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m_i.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m_iutsh.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m_s.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m_t.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_m_u.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_mix.s | 196 + sim/testsuite/sim/bfin/c_dsp32mult_dr_s.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_t.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_tu.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_dr_u.s | 212 + sim/testsuite/sim/bfin/c_dsp32mult_pair.s | 179 + sim/testsuite/sim/bfin/c_dsp32mult_pair_i.s | 179 + sim/testsuite/sim/bfin/c_dsp32mult_pair_is.s | 179 + sim/testsuite/sim/bfin/c_dsp32mult_pair_m.s | 178 + sim/testsuite/sim/bfin/c_dsp32mult_pair_m_i.s | 178 + sim/testsuite/sim/bfin/c_dsp32mult_pair_m_is.s | 178 + sim/testsuite/sim/bfin/c_dsp32mult_pair_m_s.s | 178 + sim/testsuite/sim/bfin/c_dsp32mult_pair_m_u.s | 178 + sim/testsuite/sim/bfin/c_dsp32mult_pair_s.s | 180 + sim/testsuite/sim/bfin/c_dsp32mult_pair_u.s | 179 + sim/testsuite/sim/bfin/c_dsp32shift_a0alr.s | 211 + sim/testsuite/sim/bfin/c_dsp32shift_af.s | 186 + sim/testsuite/sim/bfin/c_dsp32shift_af_s.s | 186 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_ln.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_ln_s.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_lp.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_lp_s.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rn.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rn_s.s | 424 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rp.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rp_s.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_ahh.s | 430 + sim/testsuite/sim/bfin/c_dsp32shift_ahh_s.s | 430 + sim/testsuite/sim/bfin/c_dsp32shift_align16.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_align24.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_align8.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_amix.s | 142 + sim/testsuite/sim/bfin/c_dsp32shift_bitmux.s | 486 + sim/testsuite/sim/bfin/c_dsp32shift_bxor.s | 126 + sim/testsuite/sim/bfin/c_dsp32shift_expadj_h.s | 214 + sim/testsuite/sim/bfin/c_dsp32shift_expadj_l.s | 212 + sim/testsuite/sim/bfin/c_dsp32shift_expadj_r.s | 212 + sim/testsuite/sim/bfin/c_dsp32shift_expexp_r.s | 212 + sim/testsuite/sim/bfin/c_dsp32shift_fdepx.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_fextx.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_lf.s | 422 + sim/testsuite/sim/bfin/c_dsp32shift_lhalf_ln.s | 422 + sim/testsuite/sim/bfin/c_dsp32shift_lhalf_lp.s | 422 + sim/testsuite/sim/bfin/c_dsp32shift_lhalf_rn.s | 425 + sim/testsuite/sim/bfin/c_dsp32shift_lhalf_rp.s | 423 + sim/testsuite/sim/bfin/c_dsp32shift_lhh.s | 311 + sim/testsuite/sim/bfin/c_dsp32shift_lmix.s | 136 + sim/testsuite/sim/bfin/c_dsp32shift_ones.s | 214 + sim/testsuite/sim/bfin/c_dsp32shift_pack.s | 411 + sim/testsuite/sim/bfin/c_dsp32shift_rot.s | 427 + sim/testsuite/sim/bfin/c_dsp32shift_rot_mix.s | 437 + sim/testsuite/sim/bfin/c_dsp32shift_signbits_r.s | 214 + sim/testsuite/sim/bfin/c_dsp32shift_signbits_rh.s | 214 + sim/testsuite/sim/bfin/c_dsp32shift_signbits_rl.s | 210 + sim/testsuite/sim/bfin/c_dsp32shift_vmax.s | 113 + sim/testsuite/sim/bfin/c_dsp32shift_vmaxvmax.s | 113 + sim/testsuite/sim/bfin/c_dsp32shiftim_a0alr.s | 213 + sim/testsuite/sim/bfin/c_dsp32shiftim_af.s | 63 + sim/testsuite/sim/bfin/c_dsp32shiftim_af_s.s | 63 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_ln.s | 406 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_ln_s.s | 408 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_lp.s | 418 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_lp_s.s | 415 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rn.s | 418 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rn_s.s | 418 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rp.s | 420 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rp_s.s | 422 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahh.s | 65 + sim/testsuite/sim/bfin/c_dsp32shiftim_ahh_s.s | 65 + sim/testsuite/sim/bfin/c_dsp32shiftim_amix.s | 142 + sim/testsuite/sim/bfin/c_dsp32shiftim_lf.s | 63 + sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_ln.s | 401 + sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_lp.s | 418 + sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_rn.s | 424 + sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_rp.s | 421 + sim/testsuite/sim/bfin/c_dsp32shiftim_lhh.s | 65 + sim/testsuite/sim/bfin/c_dsp32shiftim_lmix.s | 138 + sim/testsuite/sim/bfin/c_dsp32shiftim_rot.s | 62 + sim/testsuite/sim/bfin/c_dspldst_ld_dr_i.s | 168 + sim/testsuite/sim/bfin/c_dspldst_ld_dr_ipp.s | 348 + sim/testsuite/sim/bfin/c_dspldst_ld_dr_ippm.s | 328 + sim/testsuite/sim/bfin/c_dspldst_ld_drhi_i.s | 168 + sim/testsuite/sim/bfin/c_dspldst_ld_drhi_ipp.s | 364 + sim/testsuite/sim/bfin/c_dspldst_ld_drlo_i.s | 164 + sim/testsuite/sim/bfin/c_dspldst_ld_drlo_ipp.s | 355 + sim/testsuite/sim/bfin/c_dspldst_st_dr_i.s | 185 + sim/testsuite/sim/bfin/c_dspldst_st_dr_ipp.s | 326 + sim/testsuite/sim/bfin/c_dspldst_st_dr_ippm.s | 279 + sim/testsuite/sim/bfin/c_dspldst_st_drhi_i.s | 161 + sim/testsuite/sim/bfin/c_dspldst_st_drhi_ipp.s | 355 + sim/testsuite/sim/bfin/c_dspldst_st_drlo_i.s | 163 + sim/testsuite/sim/bfin/c_dspldst_st_drlo_ipp.s | 351 + sim/testsuite/sim/bfin/c_except_illopcode.S | 99 + sim/testsuite/sim/bfin/c_except_sys_sstep.S | 252 + sim/testsuite/sim/bfin/c_except_user_mode.S | 349 + sim/testsuite/sim/bfin/c_interr_disable.S | 323 + sim/testsuite/sim/bfin/c_interr_disable_enable.S | 344 + sim/testsuite/sim/bfin/c_interr_excpt.S | 290 + sim/testsuite/sim/bfin/c_interr_loopsetup_stld.S | 224 + sim/testsuite/sim/bfin/c_interr_nested.S | 289 + sim/testsuite/sim/bfin/c_interr_nmi.S | 318 + sim/testsuite/sim/bfin/c_interr_pending.S | 324 + sim/testsuite/sim/bfin/c_interr_pending_2.S | 268 + sim/testsuite/sim/bfin/c_interr_timer.S | 384 + sim/testsuite/sim/bfin/c_interr_timer_reload.S | 286 + sim/testsuite/sim/bfin/c_interr_timer_tcount.S | 242 + sim/testsuite/sim/bfin/c_interr_timer_tscale.S | 304 + sim/testsuite/sim/bfin/c_ldimmhalf_dreg.s | 60 + sim/testsuite/sim/bfin/c_ldimmhalf_drhi.s | 85 + sim/testsuite/sim/bfin/c_ldimmhalf_drlo.s | 89 + sim/testsuite/sim/bfin/c_ldimmhalf_h_dr.s | 82 + sim/testsuite/sim/bfin/c_ldimmhalf_h_ibml.s | 165 + sim/testsuite/sim/bfin/c_ldimmhalf_h_pr.s | 74 + sim/testsuite/sim/bfin/c_ldimmhalf_l_dr.s | 82 + sim/testsuite/sim/bfin/c_ldimmhalf_l_ibml.s | 165 + sim/testsuite/sim/bfin/c_ldimmhalf_l_pr.s | 76 + sim/testsuite/sim/bfin/c_ldimmhalf_lz_dr.s | 81 + sim/testsuite/sim/bfin/c_ldimmhalf_lz_ibml.s | 168 + sim/testsuite/sim/bfin/c_ldimmhalf_lz_pr.s | 72 + sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_dr.s | 113 + sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_ibml.s | 216 + sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_pr.s | 102 + sim/testsuite/sim/bfin/c_ldimmhalf_pibml.s | 212 + sim/testsuite/sim/bfin/c_ldst_ld_d_p.s | 372 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_b.s | 353 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_h.s | 351 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm.s | 417 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_b.s | 353 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_h.s | 330 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_xb.s | 341 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_xh.s | 355 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp.s | 371 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_b.s | 324 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_h.s | 350 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_xb.s | 355 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_xh.s | 333 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_ppmm_hbx.s | 656 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_xb.s | 326 + sim/testsuite/sim/bfin/c_ldst_ld_d_p_xh.s | 354 + sim/testsuite/sim/bfin/c_ldst_ld_p_p.s | 327 + sim/testsuite/sim/bfin/c_ldst_ld_p_p_mm.s | 406 + sim/testsuite/sim/bfin/c_ldst_ld_p_p_pp.s | 335 + sim/testsuite/sim/bfin/c_ldst_st_p_d.s | 299 + sim/testsuite/sim/bfin/c_ldst_st_p_d_b.s | 300 + sim/testsuite/sim/bfin/c_ldst_st_p_d_h.s | 280 + sim/testsuite/sim/bfin/c_ldst_st_p_d_mm.s | 601 + sim/testsuite/sim/bfin/c_ldst_st_p_d_mm_b.s | 498 + sim/testsuite/sim/bfin/c_ldst_st_p_d_mm_h.s | 554 + sim/testsuite/sim/bfin/c_ldst_st_p_d_pp.s | 804 + sim/testsuite/sim/bfin/c_ldst_st_p_d_pp_b.s | 455 + sim/testsuite/sim/bfin/c_ldst_st_p_d_pp_h.s | 457 + sim/testsuite/sim/bfin/c_ldst_st_p_p.s | 128 + sim/testsuite/sim/bfin/c_ldst_st_p_p_mm.s | 428 + sim/testsuite/sim/bfin/c_ldst_st_p_p_pp.s | 397 + sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_b.s | 554 + sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_h.s | 595 + sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_xb.s | 594 + sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_xh.s | 595 + sim/testsuite/sim/bfin/c_ldstidxl_ld_dreg.s | 554 + sim/testsuite/sim/bfin/c_ldstidxl_ld_preg.s | 672 + sim/testsuite/sim/bfin/c_ldstidxl_st_dr_b.s | 612 + sim/testsuite/sim/bfin/c_ldstidxl_st_dr_h.s | 609 + sim/testsuite/sim/bfin/c_ldstidxl_st_dreg.s | 780 + sim/testsuite/sim/bfin/c_ldstidxl_st_preg.s | 709 + sim/testsuite/sim/bfin/c_ldstii_ld_dr_h.s | 541 + sim/testsuite/sim/bfin/c_ldstii_ld_dr_xh.s | 541 + sim/testsuite/sim/bfin/c_ldstii_ld_dreg.s | 540 + sim/testsuite/sim/bfin/c_ldstii_ld_preg.s | 564 + sim/testsuite/sim/bfin/c_ldstii_st_dr_h.s | 605 + sim/testsuite/sim/bfin/c_ldstii_st_dreg.s | 640 + sim/testsuite/sim/bfin/c_ldstii_st_preg.s | 603 + sim/testsuite/sim/bfin/c_ldstiifp_ld_dreg.s | 528 + sim/testsuite/sim/bfin/c_ldstiifp_ld_preg.s | 511 + sim/testsuite/sim/bfin/c_ldstiifp_st_dreg.s | 641 + sim/testsuite/sim/bfin/c_ldstiifp_st_preg.s | 618 + sim/testsuite/sim/bfin/c_ldstpmod_ld_dr_hi.s | 411 + sim/testsuite/sim/bfin/c_ldstpmod_ld_dr_lo.s | 410 + sim/testsuite/sim/bfin/c_ldstpmod_ld_dreg.s | 462 + sim/testsuite/sim/bfin/c_ldstpmod_ld_h_xh.s | 458 + sim/testsuite/sim/bfin/c_ldstpmod_ld_lohi.s | 462 + sim/testsuite/sim/bfin/c_ldstpmod_st_dr_hi.s | 400 + sim/testsuite/sim/bfin/c_ldstpmod_st_dr_lo.s | 401 + sim/testsuite/sim/bfin/c_ldstpmod_st_dreg.s | 623 + sim/testsuite/sim/bfin/c_ldstpmod_st_lohi.s | 625 + sim/testsuite/sim/bfin/c_linkage.s | 60 + sim/testsuite/sim/bfin/c_logi2op_alshft_mix.s | 143 + sim/testsuite/sim/bfin/c_logi2op_arith_shft.s | 223 + sim/testsuite/sim/bfin/c_logi2op_bitclr.s | 92 + sim/testsuite/sim/bfin/c_logi2op_bitset.s | 92 + sim/testsuite/sim/bfin/c_logi2op_bittgl.s | 165 + sim/testsuite/sim/bfin/c_logi2op_bittst.s | 583 + sim/testsuite/sim/bfin/c_logi2op_log_l_shft.s | 222 + .../sim/bfin/c_logi2op_log_l_shft_astat.S | 82 + sim/testsuite/sim/bfin/c_logi2op_log_r_shft.s | 222 + .../sim/bfin/c_logi2op_log_r_shft_astat.S | 82 + sim/testsuite/sim/bfin/c_logi2op_nbittst.s | 584 + sim/testsuite/sim/bfin/c_loopsetup_nested.s | 166 + sim/testsuite/sim/bfin/c_loopsetup_nested_bot.s | 165 + sim/testsuite/sim/bfin/c_loopsetup_nested_prelc.s | 184 + sim/testsuite/sim/bfin/c_loopsetup_nested_top.s | 166 + sim/testsuite/sim/bfin/c_loopsetup_overlap.s | 167 + sim/testsuite/sim/bfin/c_loopsetup_preg_div2_lc0.s | 95 + sim/testsuite/sim/bfin/c_loopsetup_preg_div2_lc1.s | 94 + sim/testsuite/sim/bfin/c_loopsetup_preg_lc0.s | 95 + sim/testsuite/sim/bfin/c_loopsetup_preg_lc1.s | 93 + sim/testsuite/sim/bfin/c_loopsetup_preg_stld.s | 194 + sim/testsuite/sim/bfin/c_loopsetup_prelc.s | 145 + sim/testsuite/sim/bfin/c_loopsetup_topbotcntr.s | 110 + sim/testsuite/sim/bfin/c_mmr_interr_ctl.s | 398 + sim/testsuite/sim/bfin/c_mmr_loop.S | 417 + sim/testsuite/sim/bfin/c_mmr_loop_user_except.S | 325 + sim/testsuite/sim/bfin/c_mmr_ppop_illegal_adr.S | 307 + sim/testsuite/sim/bfin/c_mmr_ppopm_illegal_adr.S | 308 + sim/testsuite/sim/bfin/c_mmr_timer.S | 282 + sim/testsuite/sim/bfin/c_mode_supervisor.S | 287 + sim/testsuite/sim/bfin/c_mode_user.S | 338 + sim/testsuite/sim/bfin/c_mode_user_superivsor.S | 353 + sim/testsuite/sim/bfin/c_multi_issue_dsp_ld_ld.s | 197 + sim/testsuite/sim/bfin/c_multi_issue_dsp_ldst_1.s | 198 + sim/testsuite/sim/bfin/c_multi_issue_dsp_ldst_2.s | 198 + sim/testsuite/sim/bfin/c_progctrl_call_pcpr.s | 63 + sim/testsuite/sim/bfin/c_progctrl_call_pr.s | 32 + sim/testsuite/sim/bfin/c_progctrl_clisti_interr.S | 330 + sim/testsuite/sim/bfin/c_progctrl_csync_mmr.S | 280 + sim/testsuite/sim/bfin/c_progctrl_except_rtx.S | 96 + sim/testsuite/sim/bfin/c_progctrl_excpt.S | 261 + sim/testsuite/sim/bfin/c_progctrl_jump_pcpr.s | 58 + sim/testsuite/sim/bfin/c_progctrl_jump_pr.s | 56 + sim/testsuite/sim/bfin/c_progctrl_nop.s | 55 + sim/testsuite/sim/bfin/c_progctrl_raise_rt_i_n.S | 285 + sim/testsuite/sim/bfin/c_progctrl_rts.s | 36 + sim/testsuite/sim/bfin/c_ptr2op_pr_neg_pr.s | 163 + sim/testsuite/sim/bfin/c_ptr2op_pr_sft_2_1.s | 162 + sim/testsuite/sim/bfin/c_ptr2op_pr_shadd_1_2.s | 167 + sim/testsuite/sim/bfin/c_pushpopmultiple_dp.s | 213 + sim/testsuite/sim/bfin/c_pushpopmultiple_dp_pair.s | 203 + sim/testsuite/sim/bfin/c_pushpopmultiple_dreg.s | 173 + sim/testsuite/sim/bfin/c_pushpopmultiple_preg.s | 83 + sim/testsuite/sim/bfin/c_regmv_acc_acc.s | 125 + sim/testsuite/sim/bfin/c_regmv_dag_lz_dep.s | 148 + sim/testsuite/sim/bfin/c_regmv_dr_acc_acc.s | 191 + sim/testsuite/sim/bfin/c_regmv_dr_dep_nostall.s | 245 + sim/testsuite/sim/bfin/c_regmv_dr_dr.s | 209 + sim/testsuite/sim/bfin/c_regmv_dr_imlb.s | 539 + sim/testsuite/sim/bfin/c_regmv_dr_pr.s | 107 + sim/testsuite/sim/bfin/c_regmv_imlb_dep_nostall.s | 664 + sim/testsuite/sim/bfin/c_regmv_imlb_dep_stall.s | 335 + sim/testsuite/sim/bfin/c_regmv_imlb_dr.s | 313 + sim/testsuite/sim/bfin/c_regmv_imlb_imlb.s | 925 + sim/testsuite/sim/bfin/c_regmv_imlb_pr.s | 302 + sim/testsuite/sim/bfin/c_regmv_pr_dep_nostall.s | 280 + sim/testsuite/sim/bfin/c_regmv_pr_dep_stall.s | 237 + sim/testsuite/sim/bfin/c_regmv_pr_dr.s | 147 + sim/testsuite/sim/bfin/c_regmv_pr_imlb.s | 382 + sim/testsuite/sim/bfin/c_regmv_pr_pr.s | 95 + sim/testsuite/sim/bfin/c_seq_ac_raise_mv.S | 342 + sim/testsuite/sim/bfin/c_seq_ac_raise_mv_ppop.S | 359 + sim/testsuite/sim/bfin/c_seq_ac_regmv_pushpop.S | 359 + sim/testsuite/sim/bfin/c_seq_dec_raise_pushpop.S | 341 + sim/testsuite/sim/bfin/c_seq_ex1_brcc_mv_pop.S | 377 + sim/testsuite/sim/bfin/c_seq_ex1_call_mv_pop.S | 393 + sim/testsuite/sim/bfin/c_seq_ex1_j_mv_pop.S | 375 + .../sim/bfin/c_seq_ex1_raise_brcc_mv_pop.S | 377 + .../sim/bfin/c_seq_ex1_raise_call_mv_pop.S | 393 + sim/testsuite/sim/bfin/c_seq_ex1_raise_j_mv_pop.S | 375 + sim/testsuite/sim/bfin/c_seq_ex2_brcc_mp_mv_pop.S | 377 + sim/testsuite/sim/bfin/c_seq_ex2_mmr_mvpop.S | 386 + sim/testsuite/sim/bfin/c_seq_ex2_mmrj_mvpop.S | 386 + sim/testsuite/sim/bfin/c_seq_ex2_raise_mmr_mvpop.S | 385 + .../sim/bfin/c_seq_ex2_raise_mmrj_mvpop.S | 385 + sim/testsuite/sim/bfin/c_seq_ex3_ls_brcc_mvp.S | 440 + sim/testsuite/sim/bfin/c_seq_ex3_ls_mmr_mvp.S | 442 + sim/testsuite/sim/bfin/c_seq_ex3_ls_mmrj_mvp.S | 443 + .../sim/bfin/c_seq_ex3_raise_ls_mmrj_mvp.S | 442 + sim/testsuite/sim/bfin/c_seq_wb_cs_lsmmrj_mvp.S | 446 + .../sim/bfin/c_seq_wb_raisecs_lsmmrj_mvp.S | 446 + sim/testsuite/sim/bfin/c_seq_wb_rti_lsmmrj_mvp.S | 455 + sim/testsuite/sim/bfin/c_seq_wb_rtn_lsmmrj_mvp.S | 447 + sim/testsuite/sim/bfin/c_seq_wb_rtx_lsmmrj_mvp.S | 466 + sim/testsuite/sim/bfin/c_ujump.s | 52 + sim/testsuite/sim/bfin/cc-alu.S | 126 + sim/testsuite/sim/bfin/cc-astat-bits.s | 101 + sim/testsuite/sim/bfin/cc0.s | 30 + sim/testsuite/sim/bfin/cc1.s | 26 + sim/testsuite/sim/bfin/cc5.S | 90 + sim/testsuite/sim/bfin/cec-exact-exception.S | 54 + sim/testsuite/sim/bfin/cec-ifetch.S | 69 + sim/testsuite/sim/bfin/cec-multi-pending.S | 182 + sim/testsuite/sim/bfin/cec-no-snen-reti.S | 128 + sim/testsuite/sim/bfin/cec-non-operating-env.s | 37 + sim/testsuite/sim/bfin/cec-raise-reti.S | 111 + sim/testsuite/sim/bfin/cec-snen-reti.S | 122 + sim/testsuite/sim/bfin/cec-syscfg-ssstep.S | 72 + sim/testsuite/sim/bfin/cec-system-call.S | 64 + sim/testsuite/sim/bfin/cir.s | 20 + sim/testsuite/sim/bfin/cir1.s | 84 + sim/testsuite/sim/bfin/cli-sti.s | 25 + sim/testsuite/sim/bfin/cmpacc.s | 50 + sim/testsuite/sim/bfin/cmpdreg.S | 40 + sim/testsuite/sim/bfin/compare.s | 15 + sim/testsuite/sim/bfin/conv_enc_gen.s | 101 + sim/testsuite/sim/bfin/cycles.s | 41 + sim/testsuite/sim/bfin/d0.s | 31 + sim/testsuite/sim/bfin/d1.s | 17 + sim/testsuite/sim/bfin/d2.s | 56 + sim/testsuite/sim/bfin/dbg_brprd_ntkn_src_kill.S | 545 + sim/testsuite/sim/bfin/dbg_brtkn_nprd_src_kill.S | 544 + sim/testsuite/sim/bfin/dbg_jmp_src_kill.S | 543 + sim/testsuite/sim/bfin/dbg_tr_basic.S | 272 + sim/testsuite/sim/bfin/dbg_tr_simplejp.S | 267 + sim/testsuite/sim/bfin/dbg_tr_tbuf0.S | 262 + sim/testsuite/sim/bfin/dbg_tr_umode.S | 314 + sim/testsuite/sim/bfin/disalnexcpt_implicit.S | 122 + sim/testsuite/sim/bfin/div0.s | 37 + sim/testsuite/sim/bfin/divq.s | 1322 + sim/testsuite/sim/bfin/dotproduct.s | 304 + sim/testsuite/sim/bfin/dotproduct2.s | 299 + sim/testsuite/sim/bfin/double_prec_mult.s | 92 + sim/testsuite/sim/bfin/dsp_a4.s | 113 + sim/testsuite/sim/bfin/dsp_a7.s | 103 + sim/testsuite/sim/bfin/dsp_a8.s | 80 + sim/testsuite/sim/bfin/dsp_d0.s | 31 + sim/testsuite/sim/bfin/dsp_d1.s | 117 + sim/testsuite/sim/bfin/dsp_neg.S | 36 + sim/testsuite/sim/bfin/dsp_s1.s | 85 + sim/testsuite/sim/bfin/e0.s | 51 + sim/testsuite/sim/bfin/edn_snafu.s | 45 + sim/testsuite/sim/bfin/eu_dsp32mac_s.s | 38 + sim/testsuite/sim/bfin/events.s | 44 + sim/testsuite/sim/bfin/f221.s | 56 + sim/testsuite/sim/bfin/fact.s | 47 + sim/testsuite/sim/bfin/fir.s | 201 + sim/testsuite/sim/bfin/fsm.s | 57 + sim/testsuite/sim/bfin/greg2.s | 18 + sim/testsuite/sim/bfin/hwloop-bits.S | 104 + sim/testsuite/sim/bfin/hwloop-branch-in.s | 99 + sim/testsuite/sim/bfin/hwloop-branch-out.s | 129 + sim/testsuite/sim/bfin/hwloop-lt-bits.s | 25 + sim/testsuite/sim/bfin/hwloop-nested.s | 33 + sim/testsuite/sim/bfin/i0.s | 57 + sim/testsuite/sim/bfin/iir.s | 207 + sim/testsuite/sim/bfin/issue103.s | 34 + sim/testsuite/sim/bfin/issue109.s | 16 + sim/testsuite/sim/bfin/issue112.s | 38 + sim/testsuite/sim/bfin/issue113.s | 18 + sim/testsuite/sim/bfin/issue117.s | 19 + sim/testsuite/sim/bfin/issue118.s | 41 + sim/testsuite/sim/bfin/issue119.s | 26 + sim/testsuite/sim/bfin/issue121.s | 40 + sim/testsuite/sim/bfin/issue123.s | 20 + sim/testsuite/sim/bfin/issue124.s | 26 + sim/testsuite/sim/bfin/issue125.s | 75 + sim/testsuite/sim/bfin/issue126.s | 19 + sim/testsuite/sim/bfin/issue127.s | 35 + sim/testsuite/sim/bfin/issue129.s | 36 + sim/testsuite/sim/bfin/issue139.S | 108 + sim/testsuite/sim/bfin/issue140.S | 22 + sim/testsuite/sim/bfin/issue142.s | 34 + sim/testsuite/sim/bfin/issue144.s | 31 + sim/testsuite/sim/bfin/issue146.S | 32 + sim/testsuite/sim/bfin/issue175.s | 34 + sim/testsuite/sim/bfin/issue205.s | 66 + sim/testsuite/sim/bfin/issue257.s | 28 + sim/testsuite/sim/bfin/issue272.S | 23 + sim/testsuite/sim/bfin/issue83.s | 93 + sim/testsuite/sim/bfin/issue89.s | 30 + sim/testsuite/sim/bfin/l0.s | 137 + sim/testsuite/sim/bfin/l0shift.s | 13 + sim/testsuite/sim/bfin/l2_loop.s | 28 + sim/testsuite/sim/bfin/link-2.s | 24 + sim/testsuite/sim/bfin/link.s | 67 + sim/testsuite/sim/bfin/lmu_cplb_multiple0.S | 2678 + sim/testsuite/sim/bfin/lmu_cplb_multiple1.S | 2680 + sim/testsuite/sim/bfin/lmu_excpt_align.S | 345 + sim/testsuite/sim/bfin/lmu_excpt_default.S | 307 + sim/testsuite/sim/bfin/lmu_excpt_illaddr.S | 337 + sim/testsuite/sim/bfin/lmu_excpt_prot0.S | 392 + sim/testsuite/sim/bfin/lmu_excpt_prot1.S | 401 + sim/testsuite/sim/bfin/load.s | 239 + sim/testsuite/sim/bfin/logic.s | 64 + sim/testsuite/sim/bfin/loop_snafu.s | 28 + sim/testsuite/sim/bfin/loop_strncpy.s | 76 + sim/testsuite/sim/bfin/lp0.s | 17 + sim/testsuite/sim/bfin/lp1.s | 16 + sim/testsuite/sim/bfin/lsetup.s | 109 + sim/testsuite/sim/bfin/m0boundary.s | 46 + sim/testsuite/sim/bfin/m1.S | 58 + sim/testsuite/sim/bfin/m10.s | 63 + sim/testsuite/sim/bfin/m11.s | 72 + sim/testsuite/sim/bfin/m12.s | 74 + sim/testsuite/sim/bfin/m13.s | 93 + sim/testsuite/sim/bfin/m14.s | 82 + sim/testsuite/sim/bfin/m15.s | 80 + sim/testsuite/sim/bfin/m16.s | 65 + sim/testsuite/sim/bfin/m17.s | 74 + sim/testsuite/sim/bfin/m2.s | 263 + sim/testsuite/sim/bfin/m3.s | 138 + sim/testsuite/sim/bfin/m4.s | 124 + sim/testsuite/sim/bfin/m5.s | 153 + sim/testsuite/sim/bfin/m6.s | 57 + sim/testsuite/sim/bfin/m7.s | 66 + sim/testsuite/sim/bfin/m8.s | 54 + sim/testsuite/sim/bfin/m9.s | 91 + sim/testsuite/sim/bfin/mac2halfreg.S | 27 + sim/testsuite/sim/bfin/math.s | 66 + sim/testsuite/sim/bfin/max_min_flags.s | 275 + sim/testsuite/sim/bfin/mc_s2.s | 78 + sim/testsuite/sim/bfin/mdma-32bit-1d-neg-count.c | 18 + sim/testsuite/sim/bfin/mdma-32bit-1d.c | 17 + sim/testsuite/sim/bfin/mdma-8bit-1d-neg-count.c | 18 + sim/testsuite/sim/bfin/mdma-8bit-1d.c | 17 + sim/testsuite/sim/bfin/mdma-skel.h | 79 + sim/testsuite/sim/bfin/mem3.s | 42 + sim/testsuite/sim/bfin/mmr-exception.s | 43 + sim/testsuite/sim/bfin/move.s | 36 + sim/testsuite/sim/bfin/msa_acp_5.10.S | 40 + sim/testsuite/sim/bfin/msa_acp_5.12_1.S | 71 + sim/testsuite/sim/bfin/msa_acp_5.12_2.S | 58 + sim/testsuite/sim/bfin/msa_acp_5_10.s | 69 + sim/testsuite/sim/bfin/mult.s | 22 + sim/testsuite/sim/bfin/neg-2.S | 42 + sim/testsuite/sim/bfin/neg-3.S | 42 + sim/testsuite/sim/bfin/neg.S | 42 + sim/testsuite/sim/bfin/nshift.s | 33 + sim/testsuite/sim/bfin/pr.s | 81 + sim/testsuite/sim/bfin/push-pop-multiple.s | 169 + sim/testsuite/sim/bfin/push-pop.s | 95 + sim/testsuite/sim/bfin/pushpopreg_1.s | 292 + sim/testsuite/sim/bfin/quadaddsub.s | 58 + sim/testsuite/sim/bfin/random_0001.s | 13 + sim/testsuite/sim/bfin/random_0002.S | 25 + sim/testsuite/sim/bfin/random_0003.S | 48 + sim/testsuite/sim/bfin/random_0004.S | 33 + sim/testsuite/sim/bfin/random_0005.S | 24 + sim/testsuite/sim/bfin/random_0006.S | 23 + sim/testsuite/sim/bfin/random_0007.S | 60 + sim/testsuite/sim/bfin/random_0008.S | 44 + sim/testsuite/sim/bfin/random_0009.S | 103 + sim/testsuite/sim/bfin/random_0010.S | 78 + sim/testsuite/sim/bfin/random_0011.S | 102 + sim/testsuite/sim/bfin/random_0012.S | 52 + sim/testsuite/sim/bfin/random_0013.S | 417 + sim/testsuite/sim/bfin/random_0019.S | 216 + sim/testsuite/sim/bfin/random_0020.S | 434 + sim/testsuite/sim/bfin/random_0021.S | 45 + sim/testsuite/sim/bfin/random_0022.S | 212 + sim/testsuite/sim/bfin/random_0023.S | 97 + sim/testsuite/sim/bfin/random_0024.S | 264 + sim/testsuite/sim/bfin/random_0026.S | 195 + sim/testsuite/sim/bfin/random_0027.S | 266 + sim/testsuite/sim/bfin/random_0028.S | 220 + sim/testsuite/sim/bfin/random_0029.S | 184 + sim/testsuite/sim/bfin/random_0030.S | 177 + sim/testsuite/sim/bfin/random_0031.S | 185 + sim/testsuite/sim/bfin/random_0032.S | 154 + sim/testsuite/sim/bfin/random_0033.S | 64 + sim/testsuite/sim/bfin/random_0034.S | 129 + sim/testsuite/sim/bfin/random_0035.S | 31 + sim/testsuite/sim/bfin/run-tests.sh | 225 + sim/testsuite/sim/bfin/s0.s | 12 + sim/testsuite/sim/bfin/s1.s | 25 + sim/testsuite/sim/bfin/s10.s | 77 + sim/testsuite/sim/bfin/s11.s | 177 + sim/testsuite/sim/bfin/s12.s | 84 + sim/testsuite/sim/bfin/s13.s | 215 + sim/testsuite/sim/bfin/s14.s | 350 + sim/testsuite/sim/bfin/s15.s | 149 + sim/testsuite/sim/bfin/s16.s | 170 + sim/testsuite/sim/bfin/s17.s | 46 + sim/testsuite/sim/bfin/s18.s | 132 + sim/testsuite/sim/bfin/s19.s | 140 + sim/testsuite/sim/bfin/s2.s | 47 + sim/testsuite/sim/bfin/s20.s | 25 + sim/testsuite/sim/bfin/s21.s | 298 + sim/testsuite/sim/bfin/s3.s | 88 + sim/testsuite/sim/bfin/s30.s | 152 + sim/testsuite/sim/bfin/s4.s | 214 + sim/testsuite/sim/bfin/s5.s | 118 + sim/testsuite/sim/bfin/s6.s | 83 + sim/testsuite/sim/bfin/s7.s | 83 + sim/testsuite/sim/bfin/s8.s | 55 + sim/testsuite/sim/bfin/s9.s | 134 + sim/testsuite/sim/bfin/saatest.s | 222 + sim/testsuite/sim/bfin/se_all16bitopcodes.S | 444 + sim/testsuite/sim/bfin/se_all32bitopcodes.S |34304 +++++++++++++ sim/testsuite/sim/bfin/se_all32bitopcodes.lds | 16 + sim/testsuite/sim/bfin/se_brtarget_stall.S | 462 + sim/testsuite/sim/bfin/se_bug_ui.S | 296 + sim/testsuite/sim/bfin/se_bug_ui2.S | 296 + sim/testsuite/sim/bfin/se_bug_ui3.S | 300 + sim/testsuite/sim/bfin/se_cc2stat_haz.S | 632 + sim/testsuite/sim/bfin/se_cc_kill.S | 480 + sim/testsuite/sim/bfin/se_cof.S | 424 + sim/testsuite/sim/bfin/se_event_quad.S | 436 + sim/testsuite/sim/bfin/se_excpt_dagprotviol.S | 281 + sim/testsuite/sim/bfin/se_excpt_ifprotviol.S | 280 + sim/testsuite/sim/bfin/se_excpt_ssstep.S | 290 + sim/testsuite/sim/bfin/se_illegalcombination.S | 622 + sim/testsuite/sim/bfin/se_kill_wbbr.S | 422 + sim/testsuite/sim/bfin/se_kills2.S | 148 + sim/testsuite/sim/bfin/se_loop_disable.S | 408 + sim/testsuite/sim/bfin/se_loop_kill.S | 519 + sim/testsuite/sim/bfin/se_loop_kill_01.S | 521 + sim/testsuite/sim/bfin/se_loop_kill_dcr.S | 914 + sim/testsuite/sim/bfin/se_loop_kill_dcr_01.S | 917 + sim/testsuite/sim/bfin/se_loop_lr.S | 507 + sim/testsuite/sim/bfin/se_loop_mv2lb_stall.S | 612 + sim/testsuite/sim/bfin/se_loop_mv2lc.S | 777 + sim/testsuite/sim/bfin/se_loop_mv2lc_stall.S | 612 + sim/testsuite/sim/bfin/se_loop_mv2lt_stall.S | 612 + sim/testsuite/sim/bfin/se_loop_nest_ppm.S | 442 + sim/testsuite/sim/bfin/se_loop_nest_ppm_1.S | 442 + sim/testsuite/sim/bfin/se_loop_nest_ppm_2.S | 491 + sim/testsuite/sim/bfin/se_loop_ppm.S | 477 + sim/testsuite/sim/bfin/se_loop_ppm_1.S | 519 + sim/testsuite/sim/bfin/se_loop_ppm_int.S | 429 + sim/testsuite/sim/bfin/se_lsetup_kill.S | 776 + sim/testsuite/sim/bfin/se_misaligned_fetch.S | 286 + sim/testsuite/sim/bfin/se_more_ret_haz.S | 271 + sim/testsuite/sim/bfin/se_mv2lp.S | 481 + sim/testsuite/sim/bfin/se_oneins_zoff.S | 487 + sim/testsuite/sim/bfin/se_popkill.S | 566 + sim/testsuite/sim/bfin/se_regmv_usp_sysreg.S | 171 + sim/testsuite/sim/bfin/se_rets_hazard.s | 55 + sim/testsuite/sim/bfin/se_rts_rti.S | 442 + sim/testsuite/sim/bfin/se_ssstep_dagprotviol.S | 297 + sim/testsuite/sim/bfin/se_ssync.S | 61 + sim/testsuite/sim/bfin/se_stall_if2.S | 458 + sim/testsuite/sim/bfin/se_undefinedinstruction1.S | 1102 + sim/testsuite/sim/bfin/se_undefinedinstruction2.S | 3147 ++ sim/testsuite/sim/bfin/se_undefinedinstruction3.S | 6022 +++ sim/testsuite/sim/bfin/se_undefinedinstruction4.S | 1298 + sim/testsuite/sim/bfin/se_usermode_protviol.S | 317 + sim/testsuite/sim/bfin/seqstat.s | 25 + sim/testsuite/sim/bfin/sign.s | 27 + sim/testsuite/sim/bfin/simple0.s | 10 + sim/testsuite/sim/bfin/sri.s | 21 + sim/testsuite/sim/bfin/stk.s | 78 + sim/testsuite/sim/bfin/stk2.s | 107 + sim/testsuite/sim/bfin/stk3.s | 106 + sim/testsuite/sim/bfin/stk4.s | 110 + sim/testsuite/sim/bfin/stk5.s | 34 + sim/testsuite/sim/bfin/stk6.s | 58 + sim/testsuite/sim/bfin/syscfg.s | 25 + sim/testsuite/sim/bfin/tar10622.s | 20 + sim/testsuite/sim/bfin/test-dma.h | 28 + sim/testsuite/sim/bfin/test.h | 134 + sim/testsuite/sim/bfin/testset.s | 73 + sim/testsuite/sim/bfin/testset2.s | 37 + sim/testsuite/sim/bfin/testutils.inc | 295 + sim/testsuite/sim/bfin/unlink.S | 68 + sim/testsuite/sim/bfin/up0.s | 41 + sim/testsuite/sim/bfin/usp.S | 50 + sim/testsuite/sim/bfin/vec-abs-2.S | 42 + sim/testsuite/sim/bfin/vec-abs-3.S | 42 + sim/testsuite/sim/bfin/vec-abs.S | 42 + sim/testsuite/sim/bfin/vec-neg-2.S | 42 + sim/testsuite/sim/bfin/vec-neg-3.S | 42 + sim/testsuite/sim/bfin/vec-neg.S | 42 + sim/testsuite/sim/bfin/vecadd.s | 65 + sim/testsuite/sim/bfin/vit_max.s | 57 + sim/testsuite/sim/bfin/viterbi2.s | 254 + sim/testsuite/sim/bfin/wtf.s | 26 + sim/testsuite/sim/bfin/x1.s | 79 + sim/testsuite/sim/bfin/zcall.s | 44 + sim/testsuite/sim/bfin/zeroflagrnd.s | 37 + sim/v850/ChangeLog | 4 + sim/v850/interp.c | 19 - 1872 files changed, 349525 insertions(+), 73012 deletions(-) delete mode 100644 bfd/coff-pmac.c create mode 100644 bfd/cpu-tilegx.c create mode 100644 bfd/cpu-tilepro.c create mode 100644 bfd/elf32-tilegx.c create mode 100644 bfd/elf32-tilegx.h create mode 100644 bfd/elf32-tilepro.c create mode 100644 bfd/elf32-tilepro.h create mode 100644 bfd/elf64-tilegx.c create mode 100644 bfd/elf64-tilegx.h create mode 100644 bfd/elfnn-ia64.c create mode 100644 bfd/elfxx-ia64.h create mode 100644 bfd/elfxx-tilegx.c create mode 100644 bfd/elfxx-tilegx.h delete mode 100644 bfd/xcoff-target.h create mode 100644 gdb/.gitignore create mode 100644 gdb/common/gdb_thread_db.h create mode 100644 gdb/common/linux-ptrace.h create mode 100644 gdb/continuations.c create mode 100644 gdb/continuations.h delete mode 100644 gdb/gdb_thread_db.h create mode 100644 gdb/testsuite/config/bfin.exp create mode 100644 gdb/testsuite/gdb.ada/char_enum.exp create mode 100644 gdb/testsuite/gdb.ada/char_enum/foo.adb create mode 100644 gdb/testsuite/gdb.ada/char_enum/pck.adb create mode 100644 gdb/testsuite/gdb.ada/char_enum/pck.ads create mode 100644 gdb/testsuite/gdb.ada/mi_catch_ex.exp create mode 100644 gdb/testsuite/gdb.ada/mi_catch_ex/foo.adb create mode 100644 gdb/testsuite/gdb.ada/ptr_typedef.exp create mode 100644 gdb/testsuite/gdb.ada/ptr_typedef/foo.adb create mode 100644 gdb/testsuite/gdb.ada/ptr_typedef/pck.adb create mode 100644 gdb/testsuite/gdb.ada/ptr_typedef/pck.ads create mode 100644 gdb/testsuite/gdb.ada/same_enum.exp create mode 100644 gdb/testsuite/gdb.ada/same_enum/a.adb create mode 100644 gdb/testsuite/gdb.ada/same_enum/pck.adb create mode 100644 gdb/testsuite/gdb.ada/same_enum/pck.ads create mode 100644 gdb/testsuite/gdb.arch/i386-dr3-watch.c create mode 100644 gdb/testsuite/gdb.arch/i386-dr3-watch.exp create mode 100644 gdb/testsuite/gdb.arch/thumb-singlestep.S create mode 100644 gdb/testsuite/gdb.arch/thumb-singlestep.exp create mode 100644 gdb/testsuite/gdb.asm/bfin.inc create mode 100644 gdb/testsuite/gdb.base/async-shell.c create mode 100644 gdb/testsuite/gdb.base/async-shell.exp create mode 100644 gdb/testsuite/gdb.base/eu-strip-infcall.c create mode 100644 gdb/testsuite/gdb.base/eu-strip-infcall.exp create mode 100644 gdb/testsuite/gdb.base/fortran-sym-case.c create mode 100644 gdb/testsuite/gdb.base/fortran-sym-case.exp create mode 100644 gdb/testsuite/gdb.base/gdbindex-stabs-dwarf.c create mode 100644 gdb/testsuite/gdb.base/gdbindex-stabs.c create mode 100644 gdb/testsuite/gdb.base/gdbindex-stabs.exp create mode 100644 gdb/testsuite/gdb.base/gnu-ifunc-lib.c create mode 100644 gdb/testsuite/gdb.base/gnu-ifunc.c create mode 100644 gdb/testsuite/gdb.base/gnu-ifunc.exp create mode 100644 gdb/testsuite/gdb.base/jit-dlmain.c create mode 100644 gdb/testsuite/gdb.base/jit-so.exp create mode 100644 gdb/testsuite/gdb.base/kill-after-signal.c create mode 100644 gdb/testsuite/gdb.base/kill-after-signal.exp create mode 100644 gdb/testsuite/gdb.base/readline-ask.c create mode 100644 gdb/testsuite/gdb.base/readline-ask.exp create mode 100644 gdb/testsuite/gdb.base/readline-ask.inputrc create mode 100644 gdb/testsuite/gdb.base/signest.c create mode 100644 gdb/testsuite/gdb.base/signest.exp create mode 100644 gdb/testsuite/gdb.base/watchpoint-delete.c create mode 100644 gdb/testsuite/gdb.base/watchpoint-delete.exp create mode 100644 gdb/testsuite/gdb.cp/anon-ns.cc create mode 100644 gdb/testsuite/gdb.cp/anon-ns.exp create mode 100644 gdb/testsuite/gdb.cp/anon-struct.cc create mode 100644 gdb/testsuite/gdb.cp/anon-struct.exp create mode 100644 gdb/testsuite/gdb.cp/minsym-fallback-main.cc create mode 100644 gdb/testsuite/gdb.cp/minsym-fallback.cc create mode 100644 gdb/testsuite/gdb.cp/minsym-fallback.exp create mode 100644 gdb/testsuite/gdb.cp/minsym-fallback.h create mode 100644 gdb/testsuite/gdb.cp/no-dmgl-verbose.cc create mode 100644 gdb/testsuite/gdb.cp/no-dmgl-verbose.exp create mode 100644 gdb/testsuite/gdb.cp/paren-type.cc create mode 100644 gdb/testsuite/gdb.cp/paren-type.exp create mode 100644 gdb/testsuite/gdb.cp/psymtab-parameter.cc create mode 100644 gdb/testsuite/gdb.cp/psymtab-parameter.exp create mode 100644 gdb/testsuite/gdb.cp/static-method.cc create mode 100644 gdb/testsuite/gdb.cp/static-method.exp create mode 100644 gdb/testsuite/gdb.dwarf2/clztest.S create mode 100644 gdb/testsuite/gdb.dwarf2/clztest.c create mode 100644 gdb/testsuite/gdb.dwarf2/clztest.exp create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-case-insensitive-debug.S create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-case-insensitive.c create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-case-insensitive.exp create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-linkage-name-trust-main.cc create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-linkage-name-trust.S create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-linkage-name-trust.exp create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.S create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.c create mode 100644 gdb/testsuite/gdb.dwarf2/dw2-skip-prologue.exp create mode 100644 gdb/testsuite/gdb.dwarf2/dw4-sig-type-unused.S create mode 100644 gdb/testsuite/gdb.dwarf2/dw4-sig-type-unused.exp create mode 100644 gdb/testsuite/gdb.dwarf2/typeddwarf.S create mode 100644 gdb/testsuite/gdb.dwarf2/typeddwarf.c create mode 100644 gdb/testsuite/gdb.dwarf2/typeddwarf.exp create mode 100644 gdb/testsuite/gdb.fortran/charset.exp create mode 100644 gdb/testsuite/gdb.fortran/charset.f90 create mode 100644 gdb/testsuite/gdb.python/py-frame-inline.c create mode 100644 gdb/testsuite/gdb.python/py-frame-inline.exp create mode 100644 gdb/testsuite/gdb.python/py-objfile-script-gdb.py.in create mode 100644 gdb/testsuite/gdb.python/py-objfile-script.c create mode 100644 gdb/testsuite/gdb.python/py-objfile-script.exp create mode 100644 gdb/testsuite/gdb.reverse/finish-reverse-bkpt.exp create mode 100644 gdb/testsuite/gdb.reverse/next-reverse-bkpt-over-sr.exp create mode 100644 gdb/testsuite/gdb.threads/corethreads.c create mode 100644 gdb/testsuite/gdb.threads/corethreads.exp create mode 100644 gdb/testsuite/gdb.threads/leader-exit.c create mode 100644 gdb/testsuite/gdb.threads/leader-exit.exp create mode 100644 gdb/testsuite/lib/future.exp create mode 100644 include/elf/tilegx.h create mode 100644 include/elf/tilepro.h create mode 100644 include/mach-o/ChangeLog create mode 100644 include/mach-o/loader.h create mode 100644 include/opcode/tilegx.h create mode 100644 include/opcode/tilepro.h create mode 100644 libdecnumber/.gitignore create mode 100644 opcodes/tilegx-dis.c create mode 100644 opcodes/tilegx-opc.c create mode 100644 opcodes/tilepro-dis.c create mode 100644 opcodes/tilepro-opc.c delete mode 100644 readline/doc/inc-hist.texinfo create mode 100644 readline/examples/autoconf/BASH_CHECK_LIB_TERMCAP create mode 100644 readline/examples/autoconf/RL_LIB_READLINE_VERSION create mode 100644 readline/examples/autoconf/wi_LIB_READLINE create mode 100644 readline/examples/rlevent.c create mode 100644 readline/examples/rlfe/ChangeLog.gdb create mode 100644 readline/patchlevel create mode 100644 readline/posixselect.h create mode 100644 readline/xfree.c create mode 100644 sim/bfin/bfroms/bf526-0.2.h create mode 100644 sim/bfin/bfroms/bf54x-0.4.h create mode 100644 sim/bfin/bfroms/bf54x_l1-0.4.h create mode 100644 sim/bfin/dv-bfin_pfmon.c create mode 100644 sim/bfin/dv-bfin_pfmon.h create mode 100644 sim/common/dv-cfi.c create mode 100644 sim/common/dv-cfi.h create mode 100644 sim/common/sim-command.c create mode 100644 sim/m32c/configure.ac delete mode 100644 sim/m32c/configure.in create mode 100644 sim/rx/configure.ac delete mode 100644 sim/rx/configure.in create mode 100644 sim/testsuite/sim/bfin/.gitignore create mode 100644 sim/testsuite/sim/bfin/10272_small.s create mode 100644 sim/testsuite/sim/bfin/10436.s create mode 100644 sim/testsuite/sim/bfin/10622.s create mode 100644 sim/testsuite/sim/bfin/10742.s create mode 100644 sim/testsuite/sim/bfin/10799.s create mode 100644 sim/testsuite/sim/bfin/11080.s create mode 100644 sim/testsuite/sim/bfin/7641.s create mode 100644 sim/testsuite/sim/bfin/ChangeLog create mode 100644 sim/testsuite/sim/bfin/PN_generator.s create mode 100644 sim/testsuite/sim/bfin/a0.s create mode 100644 sim/testsuite/sim/bfin/a0shift.S create mode 100644 sim/testsuite/sim/bfin/a1.s create mode 100644 sim/testsuite/sim/bfin/a10.s create mode 100644 sim/testsuite/sim/bfin/a11.S create mode 100644 sim/testsuite/sim/bfin/a12.s create mode 100644 sim/testsuite/sim/bfin/a2.s create mode 100644 sim/testsuite/sim/bfin/a20.S create mode 100644 sim/testsuite/sim/bfin/a21.s create mode 100644 sim/testsuite/sim/bfin/a22.s create mode 100644 sim/testsuite/sim/bfin/a23.s create mode 100644 sim/testsuite/sim/bfin/a24.s create mode 100644 sim/testsuite/sim/bfin/a25.s create mode 100644 sim/testsuite/sim/bfin/a26.s create mode 100644 sim/testsuite/sim/bfin/a3.s create mode 100644 sim/testsuite/sim/bfin/a30.s create mode 100644 sim/testsuite/sim/bfin/a4.s create mode 100644 sim/testsuite/sim/bfin/a5.s create mode 100644 sim/testsuite/sim/bfin/a6.s create mode 100644 sim/testsuite/sim/bfin/a7.s create mode 100644 sim/testsuite/sim/bfin/a8.s create mode 100644 sim/testsuite/sim/bfin/a9.s create mode 100644 sim/testsuite/sim/bfin/abs-2.S create mode 100644 sim/testsuite/sim/bfin/abs-3.S create mode 100644 sim/testsuite/sim/bfin/abs-4.S create mode 100644 sim/testsuite/sim/bfin/abs.S create mode 100644 sim/testsuite/sim/bfin/abs_acc.s create mode 100644 sim/testsuite/sim/bfin/acc-rot.s create mode 100644 sim/testsuite/sim/bfin/acp5_19.s create mode 100644 sim/testsuite/sim/bfin/acp5_4.s create mode 100644 sim/testsuite/sim/bfin/add_imm7.s create mode 100644 sim/testsuite/sim/bfin/add_shift.S create mode 100644 sim/testsuite/sim/bfin/add_sub_acc.s create mode 100644 sim/testsuite/sim/bfin/addsub_flags.S create mode 100644 sim/testsuite/sim/bfin/algnbug1.s create mode 100644 sim/testsuite/sim/bfin/algnbug2.s create mode 100644 sim/testsuite/sim/bfin/allinsn.exp create mode 100644 sim/testsuite/sim/bfin/argc.c create mode 100644 sim/testsuite/sim/bfin/ashift.s create mode 100644 sim/testsuite/sim/bfin/ashift_flags.s create mode 100644 sim/testsuite/sim/bfin/b0.S create mode 100644 sim/testsuite/sim/bfin/b1.s create mode 100644 sim/testsuite/sim/bfin/b2.S create mode 100644 sim/testsuite/sim/bfin/brcc.s create mode 100644 sim/testsuite/sim/bfin/brevadd.s create mode 100644 sim/testsuite/sim/bfin/byteop16m.s create mode 100644 sim/testsuite/sim/bfin/byteop16p.s create mode 100644 sim/testsuite/sim/bfin/byteop1p.s create mode 100644 sim/testsuite/sim/bfin/byteop2p.s create mode 100644 sim/testsuite/sim/bfin/byteop3p.s create mode 100644 sim/testsuite/sim/bfin/byteunpack.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_arith_r_sft.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_b.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_h.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_mix.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_neg.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_toggle.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_xb.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_conv_xh.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_divq.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_divs.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_log_l_sft.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_log_r_sft.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_shadd_1.s create mode 100644 sim/testsuite/sim/bfin/c_alu2op_shadd_2.s create mode 100644 sim/testsuite/sim/bfin/c_br_preg_killed_ac.s create mode 100644 sim/testsuite/sim/bfin/c_br_preg_killed_ex1.s create mode 100644 sim/testsuite/sim/bfin/c_br_preg_stall_ac.s create mode 100644 sim/testsuite/sim/bfin/c_br_preg_stall_ex1.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_bp1.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_bp2.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_bp3.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_bp4.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brf_bp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brf_brt_bp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brf_brt_nbp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brf_fbkwd.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brf_nbp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brt_bp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_brt_nbp.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_kills_dhits.s create mode 100644 sim/testsuite/sim/bfin/c_brcc_kills_dmiss.s create mode 100644 sim/testsuite/sim/bfin/c_cactrl_iflush_pr.s create mode 100644 sim/testsuite/sim/bfin/c_cactrl_iflush_pr_pp.s create mode 100644 sim/testsuite/sim/bfin/c_calla_ljump.s create mode 100644 sim/testsuite/sim/bfin/c_calla_subr.s create mode 100644 sim/testsuite/sim/bfin/c_cc2dreg.s create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_ac.S create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_an.s create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_aq.s create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_av0.S create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_av1.S create mode 100644 sim/testsuite/sim/bfin/c_cc2stat_cc_az.s create mode 100644 sim/testsuite/sim/bfin/c_cc_flag_ccmv_depend.S create mode 100644 sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft.s create mode 100644 sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft_s1.s create mode 100644 sim/testsuite/sim/bfin/c_cc_flagdreg_mvbrsft_sn.s create mode 100644 sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft.s create mode 100644 sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft_s1.s create mode 100644 sim/testsuite/sim/bfin/c_cc_regmvlogi_mvbrsft_sn.S create mode 100644 sim/testsuite/sim/bfin/c_ccflag_a0a1.S create mode 100644 sim/testsuite/sim/bfin/c_ccflag_dr_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_dr_dr_uu.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_dr_imm3.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_dr_imm3_uu.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_pr_imm3.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_pr_imm3_uu.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_pr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ccflag_pr_pr_uu.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_cc_dr_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_cc_dr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_cc_pr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_ncc_dr_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_ncc_dr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ccmv_ncc_pr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_and_dr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_minus_dr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_mix.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_or_dr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_plus_dr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_dr_xor_dr.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_pr_plus_pr_sh1.s create mode 100644 sim/testsuite/sim/bfin/c_comp3op_pr_plus_pr_sh2.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_dr_add_i7_n.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_dr_add_i7_p.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_dr_eq_i7_n.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_dr_eq_i7_p.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_flags.S create mode 100644 sim/testsuite/sim/bfin/c_compi2opd_flags_2.S create mode 100644 sim/testsuite/sim/bfin/c_compi2opp_pr_add_i7_n.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opp_pr_add_i7_p.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opp_pr_eq_i7_n.s create mode 100644 sim/testsuite/sim/bfin/c_compi2opp_pr_eq_i7_p.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodik_lnz_imgebl.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodik_lnz_imltbl.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodik_lz_inc_dec.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodim_lnz_imgebl.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodim_lnz_imltbl.s create mode 100644 sim/testsuite/sim/bfin/c_dagmodim_lz_inc_dec.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_a0_pm_a1.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_a0a1s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_a_abs_a.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_a_neg_a.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_aa_absabs.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_aa_negneg.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_abs.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_absabs.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_alhwx.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_awx.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_byteop1ew.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_byteop2.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_byteop3.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_bytepack.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_byteunpack.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_disalnexcpt.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_max.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_maxmax.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_min.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_minmin.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_mix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_r_lh_a0pa1.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_r_negneg.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd12_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd12_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd20_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rh_rnd20_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd12_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd12_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd20_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rl_rnd20_p.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rlh_rnd.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rm.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rmm.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rmp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rpm.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rpp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rr_lph_a1a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrpm.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrpm_aa.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp_sft.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrpmmp_sft_x.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrppmm.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrppmm_sft.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_rrppmm_sft_x.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_saa.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_sat_aa.S create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_search.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32alu_sgn.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_a1a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_a1a0_iuw32.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_a1a0_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_ih.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_iu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_t.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_tu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a0_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_ih.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_iu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_t.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_tu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0_iutsh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_dr_a1a0_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_mix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a0_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_a1a0_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mac_pair_mix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_ih.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_iu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m_iutsh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m_t.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_m_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_mix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_t.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_tu.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_dr_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_m.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_m_i.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_m_is.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_m_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_m_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32mult_pair_u.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_a0alr.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_af.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_af_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_ln.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_ln_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_lp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_lp_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rn.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rn_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahalf_rp_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ahh_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_align16.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_align24.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_align8.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_amix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_bitmux.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_bxor.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_expadj_h.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_expadj_l.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_expadj_r.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_expexp_r.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_fdepx.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_fextx.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lf.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lhalf_ln.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lhalf_lp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lhalf_rn.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lhalf_rp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lhh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_lmix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_ones.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_pack.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_rot.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_rot_mix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_signbits_r.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_signbits_rh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_signbits_rl.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_vmax.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shift_vmaxvmax.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_a0alr.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_af.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_af_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_ln.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_ln_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_lp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_lp_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rn.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rn_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahalf_rp_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_ahh_s.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_amix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lf.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_ln.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_lp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_rn.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lhalf_rp.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lhh.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_lmix.s create mode 100644 sim/testsuite/sim/bfin/c_dsp32shiftim_rot.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_dr_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_dr_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_dr_ippm.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_drhi_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_drhi_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_drlo_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_ld_drlo_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_dr_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_dr_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_dr_ippm.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_drhi_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_drhi_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_drlo_i.s create mode 100644 sim/testsuite/sim/bfin/c_dspldst_st_drlo_ipp.s create mode 100644 sim/testsuite/sim/bfin/c_except_illopcode.S create mode 100644 sim/testsuite/sim/bfin/c_except_sys_sstep.S create mode 100644 sim/testsuite/sim/bfin/c_except_user_mode.S create mode 100644 sim/testsuite/sim/bfin/c_interr_disable.S create mode 100644 sim/testsuite/sim/bfin/c_interr_disable_enable.S create mode 100644 sim/testsuite/sim/bfin/c_interr_excpt.S create mode 100644 sim/testsuite/sim/bfin/c_interr_loopsetup_stld.S create mode 100644 sim/testsuite/sim/bfin/c_interr_nested.S create mode 100644 sim/testsuite/sim/bfin/c_interr_nmi.S create mode 100644 sim/testsuite/sim/bfin/c_interr_pending.S create mode 100644 sim/testsuite/sim/bfin/c_interr_pending_2.S create mode 100644 sim/testsuite/sim/bfin/c_interr_timer.S create mode 100644 sim/testsuite/sim/bfin/c_interr_timer_reload.S create mode 100644 sim/testsuite/sim/bfin/c_interr_timer_tcount.S create mode 100644 sim/testsuite/sim/bfin/c_interr_timer_tscale.S create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_drhi.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_drlo.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_h_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_h_ibml.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_h_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_l_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_l_ibml.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_l_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lz_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lz_ibml.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lz_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_dr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_ibml.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_lzhi_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ldimmhalf_pibml.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_xb.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_mm_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_xb.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_pp_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_ppmm_hbx.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_xb.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_d_p_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_p_p.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_p_p_mm.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_ld_p_p_pp.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_mm.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_mm_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_mm_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_pp.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_pp_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_d_pp_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_p.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_p_mm.s create mode 100644 sim/testsuite/sim/bfin/c_ldst_st_p_p_pp.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_xb.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_dr_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_ld_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_st_dr_b.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_st_dr_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_st_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstidxl_st_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_ld_dr_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_ld_dr_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_ld_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_ld_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_st_dr_h.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_st_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstii_st_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstiifp_ld_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstiifp_ld_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstiifp_st_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstiifp_st_preg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_ld_dr_hi.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_ld_dr_lo.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_ld_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_ld_h_xh.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_ld_lohi.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_st_dr_hi.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_st_dr_lo.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_st_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_ldstpmod_st_lohi.s create mode 100644 sim/testsuite/sim/bfin/c_linkage.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_alshft_mix.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_arith_shft.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_bitclr.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_bitset.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_bittgl.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_bittst.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_log_l_shft.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_log_l_shft_astat.S create mode 100644 sim/testsuite/sim/bfin/c_logi2op_log_r_shft.s create mode 100644 sim/testsuite/sim/bfin/c_logi2op_log_r_shft_astat.S create mode 100644 sim/testsuite/sim/bfin/c_logi2op_nbittst.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_nested.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_nested_bot.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_nested_prelc.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_nested_top.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_overlap.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_preg_div2_lc0.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_preg_div2_lc1.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_preg_lc0.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_preg_lc1.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_preg_stld.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_prelc.s create mode 100644 sim/testsuite/sim/bfin/c_loopsetup_topbotcntr.s create mode 100644 sim/testsuite/sim/bfin/c_mmr_interr_ctl.s create mode 100644 sim/testsuite/sim/bfin/c_mmr_loop.S create mode 100644 sim/testsuite/sim/bfin/c_mmr_loop_user_except.S create mode 100644 sim/testsuite/sim/bfin/c_mmr_ppop_illegal_adr.S create mode 100644 sim/testsuite/sim/bfin/c_mmr_ppopm_illegal_adr.S create mode 100644 sim/testsuite/sim/bfin/c_mmr_timer.S create mode 100644 sim/testsuite/sim/bfin/c_mode_supervisor.S create mode 100644 sim/testsuite/sim/bfin/c_mode_user.S create mode 100644 sim/testsuite/sim/bfin/c_mode_user_superivsor.S create mode 100644 sim/testsuite/sim/bfin/c_multi_issue_dsp_ld_ld.s create mode 100644 sim/testsuite/sim/bfin/c_multi_issue_dsp_ldst_1.s create mode 100644 sim/testsuite/sim/bfin/c_multi_issue_dsp_ldst_2.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_call_pcpr.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_call_pr.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_clisti_interr.S create mode 100644 sim/testsuite/sim/bfin/c_progctrl_csync_mmr.S create mode 100644 sim/testsuite/sim/bfin/c_progctrl_except_rtx.S create mode 100644 sim/testsuite/sim/bfin/c_progctrl_excpt.S create mode 100644 sim/testsuite/sim/bfin/c_progctrl_jump_pcpr.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_jump_pr.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_nop.s create mode 100644 sim/testsuite/sim/bfin/c_progctrl_raise_rt_i_n.S create mode 100644 sim/testsuite/sim/bfin/c_progctrl_rts.s create mode 100644 sim/testsuite/sim/bfin/c_ptr2op_pr_neg_pr.s create mode 100644 sim/testsuite/sim/bfin/c_ptr2op_pr_sft_2_1.s create mode 100644 sim/testsuite/sim/bfin/c_ptr2op_pr_shadd_1_2.s create mode 100644 sim/testsuite/sim/bfin/c_pushpopmultiple_dp.s create mode 100644 sim/testsuite/sim/bfin/c_pushpopmultiple_dp_pair.s create mode 100644 sim/testsuite/sim/bfin/c_pushpopmultiple_dreg.s create mode 100644 sim/testsuite/sim/bfin/c_pushpopmultiple_preg.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_acc_acc.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dag_lz_dep.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dr_acc_acc.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dr_dep_nostall.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dr_dr.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dr_imlb.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_dr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_imlb_dep_nostall.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_imlb_dep_stall.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_imlb_dr.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_imlb_imlb.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_imlb_pr.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_pr_dep_nostall.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_pr_dep_stall.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_pr_dr.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_pr_imlb.s create mode 100644 sim/testsuite/sim/bfin/c_regmv_pr_pr.s create mode 100644 sim/testsuite/sim/bfin/c_seq_ac_raise_mv.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ac_raise_mv_ppop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ac_regmv_pushpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_dec_raise_pushpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_brcc_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_call_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_j_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_raise_brcc_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_raise_call_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex1_raise_j_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex2_brcc_mp_mv_pop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex2_mmr_mvpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex2_mmrj_mvpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex2_raise_mmr_mvpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex2_raise_mmrj_mvpop.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex3_ls_brcc_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex3_ls_mmr_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex3_ls_mmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_ex3_raise_ls_mmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_wb_cs_lsmmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_wb_raisecs_lsmmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_wb_rti_lsmmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_wb_rtn_lsmmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_seq_wb_rtx_lsmmrj_mvp.S create mode 100644 sim/testsuite/sim/bfin/c_ujump.s create mode 100644 sim/testsuite/sim/bfin/cc-alu.S create mode 100644 sim/testsuite/sim/bfin/cc-astat-bits.s create mode 100644 sim/testsuite/sim/bfin/cc0.s create mode 100644 sim/testsuite/sim/bfin/cc1.s create mode 100644 sim/testsuite/sim/bfin/cc5.S create mode 100644 sim/testsuite/sim/bfin/cec-exact-exception.S create mode 100644 sim/testsuite/sim/bfin/cec-ifetch.S create mode 100644 sim/testsuite/sim/bfin/cec-multi-pending.S create mode 100644 sim/testsuite/sim/bfin/cec-no-snen-reti.S create mode 100644 sim/testsuite/sim/bfin/cec-non-operating-env.s create mode 100644 sim/testsuite/sim/bfin/cec-raise-reti.S create mode 100644 sim/testsuite/sim/bfin/cec-snen-reti.S create mode 100644 sim/testsuite/sim/bfin/cec-syscfg-ssstep.S create mode 100644 sim/testsuite/sim/bfin/cec-system-call.S create mode 100644 sim/testsuite/sim/bfin/cir.s create mode 100644 sim/testsuite/sim/bfin/cir1.s create mode 100644 sim/testsuite/sim/bfin/cli-sti.s create mode 100644 sim/testsuite/sim/bfin/cmpacc.s create mode 100644 sim/testsuite/sim/bfin/cmpdreg.S create mode 100644 sim/testsuite/sim/bfin/compare.s create mode 100644 sim/testsuite/sim/bfin/conv_enc_gen.s create mode 100644 sim/testsuite/sim/bfin/cycles.s create mode 100644 sim/testsuite/sim/bfin/d0.s create mode 100644 sim/testsuite/sim/bfin/d1.s create mode 100644 sim/testsuite/sim/bfin/d2.s create mode 100644 sim/testsuite/sim/bfin/dbg_brprd_ntkn_src_kill.S create mode 100644 sim/testsuite/sim/bfin/dbg_brtkn_nprd_src_kill.S create mode 100644 sim/testsuite/sim/bfin/dbg_jmp_src_kill.S create mode 100644 sim/testsuite/sim/bfin/dbg_tr_basic.S create mode 100644 sim/testsuite/sim/bfin/dbg_tr_simplejp.S create mode 100644 sim/testsuite/sim/bfin/dbg_tr_tbuf0.S create mode 100644 sim/testsuite/sim/bfin/dbg_tr_umode.S create mode 100644 sim/testsuite/sim/bfin/disalnexcpt_implicit.S create mode 100644 sim/testsuite/sim/bfin/div0.s create mode 100644 sim/testsuite/sim/bfin/divq.s create mode 100644 sim/testsuite/sim/bfin/dotproduct.s create mode 100644 sim/testsuite/sim/bfin/dotproduct2.s create mode 100644 sim/testsuite/sim/bfin/double_prec_mult.s create mode 100644 sim/testsuite/sim/bfin/dsp_a4.s create mode 100644 sim/testsuite/sim/bfin/dsp_a7.s create mode 100644 sim/testsuite/sim/bfin/dsp_a8.s create mode 100644 sim/testsuite/sim/bfin/dsp_d0.s create mode 100644 sim/testsuite/sim/bfin/dsp_d1.s create mode 100644 sim/testsuite/sim/bfin/dsp_neg.S create mode 100644 sim/testsuite/sim/bfin/dsp_s1.s create mode 100644 sim/testsuite/sim/bfin/e0.s create mode 100644 sim/testsuite/sim/bfin/edn_snafu.s create mode 100644 sim/testsuite/sim/bfin/eu_dsp32mac_s.s create mode 100644 sim/testsuite/sim/bfin/events.s create mode 100644 sim/testsuite/sim/bfin/f221.s create mode 100644 sim/testsuite/sim/bfin/fact.s create mode 100644 sim/testsuite/sim/bfin/fir.s create mode 100644 sim/testsuite/sim/bfin/fsm.s create mode 100644 sim/testsuite/sim/bfin/greg2.s create mode 100644 sim/testsuite/sim/bfin/hwloop-bits.S create mode 100644 sim/testsuite/sim/bfin/hwloop-branch-in.s create mode 100644 sim/testsuite/sim/bfin/hwloop-branch-out.s create mode 100644 sim/testsuite/sim/bfin/hwloop-lt-bits.s create mode 100644 sim/testsuite/sim/bfin/hwloop-nested.s create mode 100644 sim/testsuite/sim/bfin/i0.s create mode 100644 sim/testsuite/sim/bfin/iir.s create mode 100644 sim/testsuite/sim/bfin/issue103.s create mode 100644 sim/testsuite/sim/bfin/issue109.s create mode 100644 sim/testsuite/sim/bfin/issue112.s create mode 100644 sim/testsuite/sim/bfin/issue113.s create mode 100644 sim/testsuite/sim/bfin/issue117.s create mode 100644 sim/testsuite/sim/bfin/issue118.s create mode 100644 sim/testsuite/sim/bfin/issue119.s create mode 100644 sim/testsuite/sim/bfin/issue121.s create mode 100644 sim/testsuite/sim/bfin/issue123.s create mode 100644 sim/testsuite/sim/bfin/issue124.s create mode 100644 sim/testsuite/sim/bfin/issue125.s create mode 100644 sim/testsuite/sim/bfin/issue126.s create mode 100644 sim/testsuite/sim/bfin/issue127.s create mode 100644 sim/testsuite/sim/bfin/issue129.s create mode 100644 sim/testsuite/sim/bfin/issue139.S create mode 100644 sim/testsuite/sim/bfin/issue140.S create mode 100644 sim/testsuite/sim/bfin/issue142.s create mode 100644 sim/testsuite/sim/bfin/issue144.s create mode 100644 sim/testsuite/sim/bfin/issue146.S create mode 100644 sim/testsuite/sim/bfin/issue175.s create mode 100644 sim/testsuite/sim/bfin/issue205.s create mode 100644 sim/testsuite/sim/bfin/issue257.s create mode 100644 sim/testsuite/sim/bfin/issue272.S create mode 100644 sim/testsuite/sim/bfin/issue83.s create mode 100644 sim/testsuite/sim/bfin/issue89.s create mode 100644 sim/testsuite/sim/bfin/l0.s create mode 100644 sim/testsuite/sim/bfin/l0shift.s create mode 100644 sim/testsuite/sim/bfin/l2_loop.s create mode 100644 sim/testsuite/sim/bfin/link-2.s create mode 100644 sim/testsuite/sim/bfin/link.s create mode 100644 sim/testsuite/sim/bfin/lmu_cplb_multiple0.S create mode 100644 sim/testsuite/sim/bfin/lmu_cplb_multiple1.S create mode 100644 sim/testsuite/sim/bfin/lmu_excpt_align.S create mode 100644 sim/testsuite/sim/bfin/lmu_excpt_default.S create mode 100644 sim/testsuite/sim/bfin/lmu_excpt_illaddr.S create mode 100644 sim/testsuite/sim/bfin/lmu_excpt_prot0.S create mode 100644 sim/testsuite/sim/bfin/lmu_excpt_prot1.S create mode 100644 sim/testsuite/sim/bfin/load.s create mode 100644 sim/testsuite/sim/bfin/logic.s create mode 100644 sim/testsuite/sim/bfin/loop_snafu.s create mode 100644 sim/testsuite/sim/bfin/loop_strncpy.s create mode 100644 sim/testsuite/sim/bfin/lp0.s create mode 100644 sim/testsuite/sim/bfin/lp1.s create mode 100644 sim/testsuite/sim/bfin/lsetup.s create mode 100644 sim/testsuite/sim/bfin/m0boundary.s create mode 100644 sim/testsuite/sim/bfin/m1.S create mode 100644 sim/testsuite/sim/bfin/m10.s create mode 100644 sim/testsuite/sim/bfin/m11.s create mode 100644 sim/testsuite/sim/bfin/m12.s create mode 100644 sim/testsuite/sim/bfin/m13.s create mode 100644 sim/testsuite/sim/bfin/m14.s create mode 100644 sim/testsuite/sim/bfin/m15.s create mode 100644 sim/testsuite/sim/bfin/m16.s create mode 100644 sim/testsuite/sim/bfin/m17.s create mode 100644 sim/testsuite/sim/bfin/m2.s create mode 100644 sim/testsuite/sim/bfin/m3.s create mode 100644 sim/testsuite/sim/bfin/m4.s create mode 100644 sim/testsuite/sim/bfin/m5.s create mode 100644 sim/testsuite/sim/bfin/m6.s create mode 100644 sim/testsuite/sim/bfin/m7.s create mode 100644 sim/testsuite/sim/bfin/m8.s create mode 100644 sim/testsuite/sim/bfin/m9.s create mode 100644 sim/testsuite/sim/bfin/mac2halfreg.S create mode 100644 sim/testsuite/sim/bfin/math.s create mode 100644 sim/testsuite/sim/bfin/max_min_flags.s create mode 100644 sim/testsuite/sim/bfin/mc_s2.s create mode 100644 sim/testsuite/sim/bfin/mdma-32bit-1d-neg-count.c create mode 100644 sim/testsuite/sim/bfin/mdma-32bit-1d.c create mode 100644 sim/testsuite/sim/bfin/mdma-8bit-1d-neg-count.c create mode 100644 sim/testsuite/sim/bfin/mdma-8bit-1d.c create mode 100644 sim/testsuite/sim/bfin/mdma-skel.h create mode 100644 sim/testsuite/sim/bfin/mem3.s create mode 100644 sim/testsuite/sim/bfin/mmr-exception.s create mode 100644 sim/testsuite/sim/bfin/move.s create mode 100644 sim/testsuite/sim/bfin/msa_acp_5.10.S create mode 100644 sim/testsuite/sim/bfin/msa_acp_5.12_1.S create mode 100644 sim/testsuite/sim/bfin/msa_acp_5.12_2.S create mode 100644 sim/testsuite/sim/bfin/msa_acp_5_10.s create mode 100644 sim/testsuite/sim/bfin/mult.s create mode 100644 sim/testsuite/sim/bfin/neg-2.S create mode 100644 sim/testsuite/sim/bfin/neg-3.S create mode 100644 sim/testsuite/sim/bfin/neg.S create mode 100644 sim/testsuite/sim/bfin/nshift.s create mode 100644 sim/testsuite/sim/bfin/pr.s create mode 100644 sim/testsuite/sim/bfin/push-pop-multiple.s create mode 100644 sim/testsuite/sim/bfin/push-pop.s create mode 100644 sim/testsuite/sim/bfin/pushpopreg_1.s create mode 100644 sim/testsuite/sim/bfin/quadaddsub.s create mode 100644 sim/testsuite/sim/bfin/random_0001.s create mode 100644 sim/testsuite/sim/bfin/random_0002.S create mode 100644 sim/testsuite/sim/bfin/random_0003.S create mode 100644 sim/testsuite/sim/bfin/random_0004.S create mode 100644 sim/testsuite/sim/bfin/random_0005.S create mode 100644 sim/testsuite/sim/bfin/random_0006.S create mode 100644 sim/testsuite/sim/bfin/random_0007.S create mode 100644 sim/testsuite/sim/bfin/random_0008.S create mode 100644 sim/testsuite/sim/bfin/random_0009.S create mode 100644 sim/testsuite/sim/bfin/random_0010.S create mode 100644 sim/testsuite/sim/bfin/random_0011.S create mode 100644 sim/testsuite/sim/bfin/random_0012.S create mode 100644 sim/testsuite/sim/bfin/random_0013.S create mode 100644 sim/testsuite/sim/bfin/random_0019.S create mode 100644 sim/testsuite/sim/bfin/random_0020.S create mode 100644 sim/testsuite/sim/bfin/random_0021.S create mode 100644 sim/testsuite/sim/bfin/random_0022.S create mode 100644 sim/testsuite/sim/bfin/random_0023.S create mode 100644 sim/testsuite/sim/bfin/random_0024.S create mode 100644 sim/testsuite/sim/bfin/random_0026.S create mode 100644 sim/testsuite/sim/bfin/random_0027.S create mode 100644 sim/testsuite/sim/bfin/random_0028.S create mode 100644 sim/testsuite/sim/bfin/random_0029.S create mode 100644 sim/testsuite/sim/bfin/random_0030.S create mode 100644 sim/testsuite/sim/bfin/random_0031.S create mode 100644 sim/testsuite/sim/bfin/random_0032.S create mode 100644 sim/testsuite/sim/bfin/random_0033.S create mode 100644 sim/testsuite/sim/bfin/random_0034.S create mode 100644 sim/testsuite/sim/bfin/random_0035.S create mode 100644 sim/testsuite/sim/bfin/run-tests.sh create mode 100644 sim/testsuite/sim/bfin/s0.s create mode 100644 sim/testsuite/sim/bfin/s1.s create mode 100644 sim/testsuite/sim/bfin/s10.s create mode 100644 sim/testsuite/sim/bfin/s11.s create mode 100644 sim/testsuite/sim/bfin/s12.s create mode 100644 sim/testsuite/sim/bfin/s13.s create mode 100644 sim/testsuite/sim/bfin/s14.s create mode 100644 sim/testsuite/sim/bfin/s15.s create mode 100644 sim/testsuite/sim/bfin/s16.s create mode 100644 sim/testsuite/sim/bfin/s17.s create mode 100644 sim/testsuite/sim/bfin/s18.s create mode 100644 sim/testsuite/sim/bfin/s19.s create mode 100644 sim/testsuite/sim/bfin/s2.s create mode 100644 sim/testsuite/sim/bfin/s20.s create mode 100644 sim/testsuite/sim/bfin/s21.s create mode 100644 sim/testsuite/sim/bfin/s3.s create mode 100644 sim/testsuite/sim/bfin/s30.s create mode 100644 sim/testsuite/sim/bfin/s4.s create mode 100644 sim/testsuite/sim/bfin/s5.s create mode 100644 sim/testsuite/sim/bfin/s6.s create mode 100644 sim/testsuite/sim/bfin/s7.s create mode 100644 sim/testsuite/sim/bfin/s8.s create mode 100644 sim/testsuite/sim/bfin/s9.s create mode 100644 sim/testsuite/sim/bfin/saatest.s create mode 100644 sim/testsuite/sim/bfin/se_all16bitopcodes.S create mode 100644 sim/testsuite/sim/bfin/se_all32bitopcodes.S create mode 100644 sim/testsuite/sim/bfin/se_all32bitopcodes.lds create mode 100644 sim/testsuite/sim/bfin/se_brtarget_stall.S create mode 100644 sim/testsuite/sim/bfin/se_bug_ui.S create mode 100644 sim/testsuite/sim/bfin/se_bug_ui2.S create mode 100644 sim/testsuite/sim/bfin/se_bug_ui3.S create mode 100644 sim/testsuite/sim/bfin/se_cc2stat_haz.S create mode 100644 sim/testsuite/sim/bfin/se_cc_kill.S create mode 100644 sim/testsuite/sim/bfin/se_cof.S create mode 100644 sim/testsuite/sim/bfin/se_event_quad.S create mode 100644 sim/testsuite/sim/bfin/se_excpt_dagprotviol.S create mode 100644 sim/testsuite/sim/bfin/se_excpt_ifprotviol.S create mode 100644 sim/testsuite/sim/bfin/se_excpt_ssstep.S create mode 100644 sim/testsuite/sim/bfin/se_illegalcombination.S create mode 100644 sim/testsuite/sim/bfin/se_kill_wbbr.S create mode 100644 sim/testsuite/sim/bfin/se_kills2.S create mode 100644 sim/testsuite/sim/bfin/se_loop_disable.S create mode 100644 sim/testsuite/sim/bfin/se_loop_kill.S create mode 100644 sim/testsuite/sim/bfin/se_loop_kill_01.S create mode 100644 sim/testsuite/sim/bfin/se_loop_kill_dcr.S create mode 100644 sim/testsuite/sim/bfin/se_loop_kill_dcr_01.S create mode 100644 sim/testsuite/sim/bfin/se_loop_lr.S create mode 100644 sim/testsuite/sim/bfin/se_loop_mv2lb_stall.S create mode 100644 sim/testsuite/sim/bfin/se_loop_mv2lc.S create mode 100644 sim/testsuite/sim/bfin/se_loop_mv2lc_stall.S create mode 100644 sim/testsuite/sim/bfin/se_loop_mv2lt_stall.S create mode 100644 sim/testsuite/sim/bfin/se_loop_nest_ppm.S create mode 100644 sim/testsuite/sim/bfin/se_loop_nest_ppm_1.S create mode 100644 sim/testsuite/sim/bfin/se_loop_nest_ppm_2.S create mode 100644 sim/testsuite/sim/bfin/se_loop_ppm.S create mode 100644 sim/testsuite/sim/bfin/se_loop_ppm_1.S create mode 100644 sim/testsuite/sim/bfin/se_loop_ppm_int.S create mode 100644 sim/testsuite/sim/bfin/se_lsetup_kill.S create mode 100644 sim/testsuite/sim/bfin/se_misaligned_fetch.S create mode 100644 sim/testsuite/sim/bfin/se_more_ret_haz.S create mode 100644 sim/testsuite/sim/bfin/se_mv2lp.S create mode 100644 sim/testsuite/sim/bfin/se_oneins_zoff.S create mode 100644 sim/testsuite/sim/bfin/se_popkill.S create mode 100644 sim/testsuite/sim/bfin/se_regmv_usp_sysreg.S create mode 100644 sim/testsuite/sim/bfin/se_rets_hazard.s create mode 100644 sim/testsuite/sim/bfin/se_rts_rti.S create mode 100644 sim/testsuite/sim/bfin/se_ssstep_dagprotviol.S create mode 100644 sim/testsuite/sim/bfin/se_ssync.S create mode 100644 sim/testsuite/sim/bfin/se_stall_if2.S create mode 100644 sim/testsuite/sim/bfin/se_undefinedinstruction1.S create mode 100644 sim/testsuite/sim/bfin/se_undefinedinstruction2.S create mode 100644 sim/testsuite/sim/bfin/se_undefinedinstruction3.S create mode 100644 sim/testsuite/sim/bfin/se_undefinedinstruction4.S create mode 100644 sim/testsuite/sim/bfin/se_usermode_protviol.S create mode 100644 sim/testsuite/sim/bfin/seqstat.s create mode 100644 sim/testsuite/sim/bfin/sign.s create mode 100644 sim/testsuite/sim/bfin/simple0.s create mode 100644 sim/testsuite/sim/bfin/sri.s create mode 100644 sim/testsuite/sim/bfin/stk.s create mode 100644 sim/testsuite/sim/bfin/stk2.s create mode 100644 sim/testsuite/sim/bfin/stk3.s create mode 100644 sim/testsuite/sim/bfin/stk4.s create mode 100644 sim/testsuite/sim/bfin/stk5.s create mode 100644 sim/testsuite/sim/bfin/stk6.s create mode 100644 sim/testsuite/sim/bfin/syscfg.s create mode 100644 sim/testsuite/sim/bfin/tar10622.s create mode 100644 sim/testsuite/sim/bfin/test-dma.h create mode 100644 sim/testsuite/sim/bfin/test.h create mode 100644 sim/testsuite/sim/bfin/testset.s create mode 100644 sim/testsuite/sim/bfin/testset2.s create mode 100644 sim/testsuite/sim/bfin/testutils.inc create mode 100644 sim/testsuite/sim/bfin/unlink.S create mode 100644 sim/testsuite/sim/bfin/up0.s create mode 100644 sim/testsuite/sim/bfin/usp.S create mode 100644 sim/testsuite/sim/bfin/vec-abs-2.S create mode 100644 sim/testsuite/sim/bfin/vec-abs-3.S create mode 100644 sim/testsuite/sim/bfin/vec-abs.S create mode 100644 sim/testsuite/sim/bfin/vec-neg-2.S create mode 100644 sim/testsuite/sim/bfin/vec-neg-3.S create mode 100644 sim/testsuite/sim/bfin/vec-neg.S create mode 100644 sim/testsuite/sim/bfin/vecadd.s create mode 100644 sim/testsuite/sim/bfin/vit_max.s create mode 100644 sim/testsuite/sim/bfin/viterbi2.s create mode 100644 sim/testsuite/sim/bfin/wtf.s create mode 100644 sim/testsuite/sim/bfin/x1.s create mode 100644 sim/testsuite/sim/bfin/zcall.s create mode 100644 sim/testsuite/sim/bfin/zeroflagrnd.s First 500 lines of diff: diff --git a/ChangeLog b/ChangeLog index 281c2a2..9a5f2a5 100644 --- a/ChangeLog +++ b/ChangeLog @@ -1,3 +1,243 @@ +2011-07-18 Rainer Orth + + * configure: Regenerate. + +2011-07-07 Rainer Orth + + PR target/39150 + * configure.ac (i[3456789]86-*-solaris2*): Also accept + x86_64-*-solaris2.1[0-9]*. + * configure: Regenerate. + +2011-06-13 Walter Lee + + * configure.ac (tilepro-*-*) New case. + (tilegx-*-*): Likewise. + * configure: Regenerate. + +2011-06-06 Nick Clifton + + * config.sub: Sync from upstream. + +2011-05-08 Doug Kwan + + Merge from gcc: + + 2011-05-08 Doug Kwan + + * configure.ac: Propagate LDFLAGS_FOR_TARGET. + * configure: Regenerated. + * Makefile.tpl (LDFLAGS_FOR_TARGET): Use LDFLAGS_FOR_TARGET + value from configure. + * Makefile.in: Regenerated. + +2011-05-05 Joseph Myers + + * configure.ac (alpha*-dec-osf*, i[[3456789]]86-*-rdos*, + sh*-*-pe|mips*-*-pe|arm-wince-pe, sparc-*-sunos4*, *-*-aix*, + *-*-beos*, *-*-chorusos, *-*-dragonfly*, *-*-freebsd*, *-*-linux* + | *-*-gnu* | *-*-k*bsd*-gnu | *-*-kopensolaris*-gnu, *-*-lynxos*, + *-*-mingw*, *-*-netbsd*, *-*-netware*, *-*-tpf*, *-*-uclinux*, + *-*-vxworks*): Disable newlib and libgloss in separate case + statement. + (i[[3456789]]86-*-linux*): Move logic allowing newlib to be built + to separate case statement. + (*-*-chorusos, *-*-dragonfly*, *-*-freebsd*, *-*-netbsd*, + *-*-netware*, *-*-tpf*, *-*-uclinux*, *-*-vxworks*, + alpha*-dec-osf*, alpha*-*-linux*, am33_2.0-*-linux*, sh-*-linux*, + sh*-*-pe|mips*-*-pe|*arm-wince-pe, arm-*-coff, arm-*-elf* | + arm*-*-eabi*, arm*-*-linux-gnueabi, arm*-*-symbianelf*, avr-*-*, + bfin-*-*, cris-*-* | crisv32-*-*, frv-*-*, i[[3456789]]86-*-coff | + i[[3456789]]86-*-elf, i[[3456789]]86-w64-mingw*, + i[[3456789]]86-*-mingw*, x86_64-*-mingw*, + i[[3456789]]86-*-interix*, i[[3456789]]86-*-beos*, + i[[3456789]]86-*-rdos*, m32r-*-*, + m68hc11-*-*|m6811-*-*|m68hc12-*-*|m6812-*-*, m68k-*-elf*, m68*-*-* + | fido-*-*, powerpc-*-aix*, powerpc-*-beos*, powerpc-*-eabi, + powerpc-*-eabi* | powerpcle-*-eabi* | powerpc-*-rtems*, + rs6000-*-lynxos*, rs6000-*-aix*, mips*-*-linux*, sparclet-*-aout* + | sparc86x-*-*, sparc-*-elf*, sparc64-*-elf*, sparclite-*-*, + sparc-*-sunos4*, sparc-*-solaris* | sparc64-*-solaris* | + sparcv9-*-solaris*, *-*-linux* | *-*-gnu* | *-*-k*bsd*-gnu | + *-*-kopensolaris*-gnu, *-*-lynxos*, *-*-*): Don't disable newlib + and libgloss in main case over targets. Remove most empty cases + in main case over targets. + * configure: Regenerate. + +2011-05-04 Joseph Myers + + * configure.ac: Remove code setting special library locations for + hppa*64*-*-hpux11*. Remove code setting compiler for + sparc-sun-solaris2*. + * configure: Regenerate. + +2011-05-04 Joseph Myers + + * configure.ac: Separate libgloss_dir settings from general case + over targets. + * configure: Regenerate. + +2011-04-28 Joseph Myers + + * configure.ac (*-*-dragonfly*, *-*-freebsd*, *-*-netbsd*, + alpha*-dec-osf*, alpha*-*-linux*, alpha*-*-*, sh-*-linux*, + arm-*-elf* | arm*-*-eabi*, arm*-*-linux-gnueabi, frv-*-*): Remove + cases in libgcj-disabling case statement. + (hppa*64*-*-linux*): Set unsupported_languages instead of + disabling target-zlib. + (hppa*64*-*-*): Restrict case in libgcj-disabling case statement + to hppa*64*-*-hpux*. + (hppa*-*-*): Restrict case in libgcj-disabling case statement to + hppa*-*-hpux*. + (ia64*-*-elf*, ia64*-**-hpux*, i[[3456789]]86-*-elf, + i[[3456789]]86-*-linux*, *-*-cygwin*, i[[3456789]]86-*-interix*, + i[[3456789]]86-*-solaris2*, m32r-*-*, m68k-*-elf*, m68*-*-* | + fido-*-*, powerpc-*-eabi, powerpc-*-eabi* | powerpcle-*-eabi* | + powerpc-*-rtems*, mips*-*-linux*, mips*-*-*, sh-*-* | sh64-*-*, + sparc-*-elf*, sparc64-*-elf*, sparc-*-solaris* | + sparc64-*-solaris* | sparcv9-*-solaris*, *-*-linux* | *-*-gnu* | + *-*-k*bsd*-gnu | *-*-kopensolaris*-gnu, *-*-*): Remove cases in + libgcj-disabling case statement. + * configure: Regenerate. + +2011-04-28 Joseph Myers + + * configure.ac: Disable Java for targets not supporting libffi. + (*-*-chorusos, *-*-kaos*, am33_2.0-*-linux*, sh*-*-pe|mips*-*-pe): + Remove cases in Java-disabling statement. + (*arm-wince-pe): Change to arm-wince-pe. + (arc-*-*, arm-*-coff, arm-*-pe*, arm-*-riscix*, avr-*-*): Remove + cases in Java-disabling statement. + (bfin-*-*): Don't disable Java again. + (c4x-*-* | tic4x-*-*, tic54x-*-*, cr16-*-*, d10v-*-*, d30v-*-*, + fr30-*-elf*, moxie-*-*, h8300*-*-*, h8500-*-*, hppa1.1-*-osf* | + hppa1.1-*-bsd*, hppa*-*-*elf* | hppa*-*-lites* | hppa*-*-openbsd*, + hppa*-*-pro*, i960-*-*, i[[3456789]]86-*-coff, + i[[3456789]]86-*-pe, i[[3456789]]86-*-sco3.2v5*, + i[[3456789]]86-*-sco*, i[[3456789]]86-*-sysv4*, + i[[3456789]]86-*-beos*, i[[3456789]]86-*-rdos*, + m68hc11-*-*|m6811-*-*|m68hc12-*-*|m6812-*-*): Remove cases in + Java-disabling statement. + (mmix-*-*): Don't disable Java again. + (mt-*-*, powerpc*-*-winnt* | powerpc*-*-pe*, powerpcle-*-solaris*, + powerpc-*-beos*, rs6000-*-lynxos*, rs6000-*-*, m68k-apollo-*, + microblaze*, mips*-sde-elf*, mips*-*-irix5*, mips*-*-bsd*, + sparclet-*-aout* | sparc86x-*-*, sparclite-*-*, sparc-*-sunos4*, + tic6x-*-*, v810-*-*, vax-*-*): Remove cases in Java-disabling + statement. + * configure: Regenerate. + +2011-04-28 Joseph Myers + + Merge from GCC: + + 2011-04-18 Jack Howarth + + PR lto/48086 + * configure.ac: Re-enable LTO on *-apple-darwin9*. + * configure: Regenerate. + +2011-04-28 Joseph Myers + + * configure.ac: Separate cases disabling Java and Java libraries + from general case over targets. + * configure: Regenerate. + +2011-04-06 Joseph Myers + + * configure.ac (build_tools): Remove build-byacc. + (host_libs): Remove mmalloc. + (host_tools): Remove byacc make patch prms send-pr ash bash bzip2 + autoconf automake libtool diff rcs fileutils shellutils time + textutils wdiff find uudecode hello tar gzip indent recode release + sed perl gawk findutils gettext zip. + (libgcj): Remove target-qthreads. + (target_tools): Remove target-examples target-gperf. + (YACC): Don't handle building byacc. + * configure: Regenerate. + * Makefile.def (ash, autoconf, automake, bash, byacc, bzip2, diff, + dosutils, examples, fileutils, find, findutils, gawk, gettext, + gnuserv, gperf, gzip, hello, indent, libtool, make, mmalloc, + patch, perl, prms, qthreads, rcs, recode, release, sed, send-pr, + shellutils, tar, textutils, time, uudecode, wdiff, zip): Don't + handle building components. + * Makefile.in: Regenerate. + +2011-04-05 Ralf Wildenhues + + * config.sub: Sync from upstream. + +2011-04-01 Joseph Myers + + * configure.ac (avr-*-*): Add comment about why libssp is disabled. + (microblaze*): Don't disable libssp. + * configure: Regenerate. + +2011-04-01 Joseph Myers + + * configure.ac: Remove code setting CONFIG_SHELL, config_shell and + moveifchange. + * configure: Regenerate. + * Makefile.tpl: Use @SHELL@ not @config_shell@. + * Makefile.in: Regenerate. + +2011-04-01 Joseph Myers + + * configure.ac (*-*-sysv4*): Don't enable libgomp. + (alpha*-*-*vms*, i[[34567]]86-*-sco3.2v5*, mn10300-*-*, + powerpc-*-chorusos*, powerpc*-*-eabi*, powerpc*-*-sysv*, + powerpc*-*-kaos*, s390x-ibm-tpf*, sparc64-*-elf*, v850*-*-*, + xtensa*-*-elf*, *-*-beos*, *-*-elf*, *-*-netware*, *-*-rtems*, + *-*-sysv[[45]]*, *-*-vxworks*, *-wrs-windiss): Remove + md_exec_prefix cases. + * configure: Regenerate. + +2011-04-01 Joseph Myers + + * configure.ac: Separate cases disabling target-libssp, + target-libiberty, target-libstdc++-v3 and Fortran from general + case over targets. + * configure: Regenerate. + +2011-04-01 Joseph Myers + + * configure.ac (*-*-chorusos): Don't disable libgcj. + (*-*-freebsd[[12]] | *-*-freebsd[[12]].* | *-*-freebsd*aout*): + Remove case. + (*-*-kaos*): Don't disable GCC libraries, zlib or fastjar. + (arm-*-coff): Don't disable libgcj. + (arm*-*-linux-gnueabi): Remove useless assignment. + (arm-*-riscix*): Don't disable libgcj. + (bfin-*-*): Don't enable target-bsp and target-cygmon depending on + configuration. + (c4x-*-* | tic4x-*-*): Don't disable GCC libraries. + (c54x*-*-*): Remove case. + (tic54x-*-*): Don't disable GCC or GCC libraries. + (cris-*-* | crisv32-*-*): Don't handle *-*-aout. Change *-*-elf + to *. + (d10v-*-*): Don't disable GCC libraries. + (d30v-*-*): Don't disable libgcj. + (h8500-*-*): Don't disable GCC libraries. + (i960-*-*): Don't disable libgcj. + (i[[3456789]]86-*-linux*): Don't handle *-*-*libc1*. + (i[[3456789]]86-*-sco3.2v5*, i[[3456789]]86-*-sco*, + i[[3456789]]86-*-sysv4*, i[[3456789]]86-*-beos*): Don't disable + libgcj. + (m68k-*-coff*): Remove case. + (mmix-*-*): Don't disable libgloss on host. + (mn10200-*-*, mn10300-*-*): Remove cases. + (powerpc*-*-winnt* | powerpc*-*-pe*, powerpcle-*-solaris*, + powerpc-*-beos*, m68k-apollo-*, mips*-*-irix5*, mips*-*-bsd*): + Don't disable libgcj. + (romp-*-*): Remove case. + (sparclite-*-*, sparc-*-sunos4*): Don't disable libgcj. + (sparc-*-solaris2.[[0-6]] | sparc-*-solaris2.[[0-6]].*): Remove + case. + (v810-*-*): Don't disable GCC libraries. + (v850*-*-*, vax-*-vms, xtensa*-*-*): Remove cases. + (ip2k-*-*): Don't disable GCC libraries. + * configure: Regenerate. + 2011-03-28 Joseph Myers * configure.ac (i[[3456789]]86-*-msdosdjgpp*): Don't disable diff --git a/Makefile.def b/Makefile.def index d52466d..f499180 100644 --- a/Makefile.def +++ b/Makefile.def @@ -4,7 +4,7 @@ AutoGen definitions Makefile.tpl; // Makefile.in is generated from Makefile.tpl by 'autogen Makefile.def'. // This file was originally written by Nathanael Nerode. // -// Copyright 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010 +// Copyright 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011 // Free Software Foundation // // This file is free software; you can redistribute it and/or modify @@ -27,39 +27,25 @@ AutoGen definitions Makefile.tpl; build_modules= { module= libiberty; }; build_modules= { module= bison; }; -build_modules= { module= byacc; }; build_modules= { module= flex; }; build_modules= { module= m4; }; build_modules= { module= texinfo; }; build_modules= { module= fixincludes; }; -host_modules= { module= ash; }; -host_modules= { module= autoconf; }; -host_modules= { module= automake; }; -host_modules= { module= bash; }; host_modules= { module= bfd; lib_path=.libs; bootstrap=true; }; host_modules= { module= opcodes; lib_path=.libs; bootstrap=true; }; host_modules= { module= binutils; bootstrap=true; }; host_modules= { module= bison; no_check_cross= true; }; -host_modules= { module= byacc; no_check_cross= true; }; -host_modules= { module= bzip2; }; host_modules= { module= cgen; }; host_modules= { module= dejagnu; }; -host_modules= { module= diff; }; -host_modules= { module= dosutils; no_check= true; }; host_modules= { module= etc; }; host_modules= { module= fastjar; no_check_cross= true; }; -host_modules= { module= fileutils; }; -host_modules= { module= findutils; }; -host_modules= { module= find; }; host_modules= { module= fixincludes; missing= TAGS; }; host_modules= { module= flex; no_check_cross= true; }; host_modules= { module= gas; bootstrap=true; }; host_modules= { module= gcc; bootstrap=true; extra_make_flags="$(EXTRA_GCC_FLAGS)"; }; -host_modules= { module= gawk; }; -host_modules= { module= gettext; }; host_modules= { module= gmp; lib_path=.libs; bootstrap=true; extra_configure_flags='--disable-shared'; no_install= true; @@ -86,12 +72,8 @@ host_modules= { module= cloog; lib_path=.libs; bootstrap=true; host_modules= { module= libelf; lib_path=.libs; bootstrap=true; extra_configure_flags='--disable-shared'; no_install= true; }; -host_modules= { module= gnuserv; }; host_modules= { module= gold; bootstrap=true; }; host_modules= { module= gprof; }; -host_modules= { module= gzip; }; -host_modules= { module= hello; }; -host_modules= { module= indent; }; host_modules= { module= intl; bootstrap=true; }; host_modules= { module= tcl; missing=mostlyclean; }; @@ -110,29 +92,11 @@ host_modules= { module= libiconv; missing= install-pdf; missing= install-html; missing= install-info; }; -host_modules= { module= libtool; }; host_modules= { module= m4; }; -host_modules= { module= make; }; -host_modules= { module= mmalloc; no_check=true; }; -host_modules= { module= patch; }; -host_modules= { module= perl; }; -host_modules= { module= prms; }; -host_modules= { module= rcs; }; host_modules= { module= readline; }; -host_modules= { module= release; no_install= true; no_check= true; }; -host_modules= { module= recode; }; -host_modules= { module= sed; }; -host_modules= { module= send-pr; }; -host_modules= { module= shellutils; }; host_modules= { module= sid; }; host_modules= { module= sim; }; -host_modules= { module= tar; }; host_modules= { module= texinfo; no_install= true; }; -host_modules= { module= textutils; }; -host_modules= { module= time; }; -host_modules= { module= uudecode; }; -host_modules= { module= wdiff; }; -host_modules= { module= zip; no_check_cross=true; }; host_modules= { module= zlib; no_install=true; no_check=true; bootstrap=true; }; host_modules= { module= gdb; }; host_modules= { module= expect; }; @@ -168,13 +132,10 @@ target_modules = { module= libtermcap; no_check=true; target_modules = { module= winsup; }; target_modules = { module= libgloss; no_check=true; }; target_modules = { module= libiberty; }; -target_modules = { module= gperf; }; -target_modules = { module= examples; no_check=true; no_install=true; }; target_modules = { module= libffi; }; target_modules = { module= libjava; raw_cxx=true; }; target_modules = { module= zlib; }; target_modules = { module= boehm-gc; }; -target_modules = { module= qthreads; }; target_modules = { module= rda; }; target_modules = { module= libada; }; target_modules = { module= libgomp; bootstrap= true; lib_path=.libs; }; @@ -311,10 +272,8 @@ flags_to_pass = { flag= LEAN ; }; // Build modules dependencies = { module=all-build-bison; on=all-build-texinfo; }; -dependencies = { module=all-build-byacc; on=all-build-texinfo; }; dependencies = { module=all-build-flex; on=all-build-texinfo; }; dependencies = { module=all-build-flex; on=all-build-bison; }; -dependencies = { module=all-build-flex; on=all-build-byacc; }; dependencies = { module=all-build-flex; on=all-build-m4; }; dependencies = { module=all-build-libiberty; on=all-build-texinfo; }; dependencies = { module=all-build-m4; on=all-build-texinfo; }; @@ -337,7 +296,6 @@ dependencies = { module=all-gcc; on=all-ppl; }; dependencies = { module=all-gcc; on=all-cloog; }; dependencies = { module=all-gcc; on=all-build-texinfo; }; dependencies = { module=all-gcc; on=all-build-bison; }; -dependencies = { module=all-gcc; on=all-build-byacc; }; dependencies = { module=all-gcc; on=all-build-flex; }; dependencies = { module=all-gcc; on=all-build-libiberty; }; dependencies = { module=all-gcc; on=all-build-fixincludes; }; @@ -386,7 +344,6 @@ dependencies = { module=all-gdb; on=all-libiconv; }; dependencies = { module=all-gdb; on=all-opcodes; }; dependencies = { module=all-gdb; on=all-readline; }; dependencies = { module=all-gdb; on=all-build-bison; }; -dependencies = { module=all-gdb; on=all-build-byacc; }; dependencies = { module=all-gdb; on=all-sim; }; dependencies = { module=all-gdb; on=all-libdecnumber; }; dependencies = { module=all-gdb; on=all-libtermcap; }; @@ -411,7 +368,6 @@ dependencies = { module=all-binutils; on=all-opcodes; }; dependencies = { module=all-binutils; on=all-bfd; }; dependencies = { module=all-binutils; on=all-build-flex; }; dependencies = { module=all-binutils; on=all-build-bison; }; -dependencies = { module=all-binutils; on=all-build-byacc; }; dependencies = { module=all-binutils; on=all-intl; }; // We put install-opcodes before install-binutils because the installed @@ -439,7 +395,6 @@ dependencies = { module=all-ld; on=all-libiberty; }; dependencies = { module=all-ld; on=all-bfd; }; dependencies = { module=all-ld; on=all-opcodes; }; dependencies = { module=all-ld; on=all-build-bison; }; -dependencies = { module=all-ld; on=all-build-byacc; }; dependencies = { module=all-ld; on=all-build-flex; }; dependencies = { module=all-ld; on=all-intl; }; dependencies = { module=install-ld; on=install-gold; }; @@ -449,7 +404,6 @@ dependencies = { module=all-gold; on=all-libiberty; }; dependencies = { module=all-gold; on=all-intl; }; dependencies = { module=all-gold; on=all-bfd; }; dependencies = { module=all-gold; on=all-build-bison; }; -dependencies = { module=all-gold; on=all-build-byacc; }; dependencies = { module=check-gold; on=all-binutils; }; dependencies = { module=check-gold; on=all-gas; }; @@ -503,44 +457,18 @@ dependencies = { module=all-fastjar; on=all-build-texinfo; }; dependencies = { module=all-fastjar; on=all-libiberty; }; // Warning, these are not well tested. -dependencies = { module=all-autoconf; on=all-m4; }; -dependencies = { module=all-autoconf; on=all-build-texinfo; }; -dependencies = { module=all-automake; on=all-m4; }; -dependencies = { module=all-automake; on=all-build-texinfo; }; -dependencies = { module=all-automake; on=all-autoconf; }; dependencies = { module=all-bison; on=all-intl; }; dependencies = { module=all-bison; on=all-build-texinfo; }; -dependencies = { module=all-diff; on=all-intl; }; -dependencies = { module=all-diff; on=all-build-texinfo; }; -dependencies = { module=all-fileutils; on=all-intl; }; -dependencies = { module=all-fileutils; on=all-build-texinfo; }; dependencies = { module=all-flex; on=all-build-bison; }; -dependencies = { module=all-flex; on=all-build-byacc; }; dependencies = { module=all-flex; on=all-intl; }; dependencies = { module=all-flex; on=all-m4; }; dependencies = { module=all-flex; on=all-build-texinfo; }; -dependencies = { module=all-gzip; on=all-intl; }; -dependencies = { module=all-gzip; on=all-zlib; }; -dependencies = { module=all-gzip; on=all-build-texinfo; }; -dependencies = { module=all-hello; on=all-intl; }; -dependencies = { module=all-hello; on=all-build-texinfo; }; dependencies = { module=all-m4; on=all-intl; }; dependencies = { module=all-m4; on=all-build-texinfo; }; -dependencies = { module=all-make; on=all-intl; }; -dependencies = { module=all-make; on=all-build-texinfo; }; -dependencies = { module=all-patch; on=all-build-texinfo; }; -dependencies = { module=all-make; on=all-build-texinfo; }; -dependencies = { module=all-prms; on=all-libiberty; }; -dependencies = { module=all-recode; on=all-build-texinfo; }; -dependencies = { module=all-sed; on=all-build-texinfo; }; -dependencies = { module=all-send-pr; on=all-prms; }; -dependencies = { module=all-tar; on=all-build-texinfo; }; -dependencies = { module=all-uudecode; on=all-build-texinfo; }; // Target modules. These can also have dependencies on the language // environment (e.g. on libstdc++). By default target modules depend // on libgcc and newlib/libgloss. -lang_env_dependencies = { module=gperf; cxx=true; }; lang_env_dependencies = { module=libjava; cxx=true; }; lang_env_dependencies = { module=newlib; no_c=true; }; lang_env_dependencies = { module=libgloss; no_c=true; }; @@ -550,7 +478,6 @@ lang_env_dependencies = { module=libgcc; no_gcc=true; no_c=true; }; // a dependency on libgcc for native targets to configure. lang_env_dependencies = { module=libiberty; no_c=true; }; -dependencies = { module=configure-target-boehm-gc; on=configure-target-qthreads; }; dependencies = { module=configure-target-boehm-gc; on=all-target-libstdc++-v3; }; dependencies = { module=configure-target-fastjar; on=configure-target-zlib; }; dependencies = { module=all-target-fastjar; on=all-target-zlib; }; @@ -560,12 +487,10 @@ dependencies = { module=configure-target-libgo; on=all-target-libstdc++-v3; }; dependencies = { module=all-target-libgo; on=all-target-libffi; }; dependencies = { module=configure-target-libjava; on=configure-target-zlib; }; dependencies = { module=configure-target-libjava; on=configure-target-boehm-gc; }; -dependencies = { module=configure-target-libjava; on=configure-target-qthreads; }; dependencies = { module=configure-target-libjava; on=configure-target-libffi; }; dependencies = { module=all-target-libjava; on=all-fastjar; }; dependencies = { module=all-target-libjava; on=all-target-zlib; }; dependencies = { module=all-target-libjava; on=all-target-boehm-gc; }; -dependencies = { module=all-target-libjava; on=all-target-qthreads; }; dependencies = { module=all-target-libjava; on=all-target-libffi; }; dependencies = { module=configure-target-libobjc; on=configure-target-boehm-gc; }; dependencies = { module=all-target-libobjc; on=all-target-libiberty; }; @@ -578,11 +503,9 @@ dependencies = { module=configure-target-libstdc++-v3; on=configure-target-libgo dependencies = { module=all-target-libstdc++-v3; on=configure-target-libgomp; }; // Target modules in the 'src' repository. -lang_env_dependencies = { module=examples; }; lang_env_dependencies = { module=libtermcap; }; lang_env_dependencies = { module=rda; }; lang_env_dependencies = { module=winsup; }; -lang_env_dependencies = { module=qthreads; }; dependencies = { module=all-target-libgloss; on=all-target-newlib; }; dependencies = { module=all-target-winsup; on=all-target-libiberty; }; diff --git a/Makefile.in b/Makefile.in index 128691f..944839b 100644 --- a/Makefile.in +++ b/Makefile.in @@ -320,7 +320,7 @@ HOST_LIBELFINC = @libelfinc@ # Programs producing files for the BUILD machine # ---------------------------------------------- -SHELL = @config_shell@ +SHELL = @SHELL@ # pwd command to use. Allow user to override default by setting PWDCMD in # the environment to account for automounters. The make variable must not hooks/post-receive -- Repository for Project Archer.