From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-ej1-x634.google.com (mail-ej1-x634.google.com [IPv6:2a00:1450:4864:20::634]) by sourceware.org (Postfix) with ESMTPS id BC1B3385843A for ; Wed, 21 Dec 2022 17:07:13 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.1 sourceware.org BC1B3385843A Authentication-Results: sourceware.org; dmarc=none (p=none dis=none) header.from=vrull.eu Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=vrull.eu Received: by mail-ej1-x634.google.com with SMTP id gh17so38354286ejb.6 for ; Wed, 21 Dec 2022 09:07:13 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=vrull.eu; s=google; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=XhWlqmu+ouXqC9VxZTrOttLMv2Q3u9DujM3Hwm7g2+A=; b=nLP5TY6nl9HRSusbSFuJob5JAVabh37+m4w6WJsCbFWd1g5oC4Wc55R4X6w3PABbSU cFxWy7QqQDOWmXFV9Ob3D9Wxnzrri+sjhmsDjYe+wtm/Vb4YUgn7g7HYvMi+DZOFWYIX CYKOm52gmltbS7EVSzUsFBo9k8eIQQntcHG6+xLdRmwnuH6RxXj85mckiA/w+ICEhxJL iefC7Tw1gcVH9fo2CGorP2lUTVxU0/pNAnEDwoIR9bvesWP7RLTa5h0Y8cejxgGDnyNU xA6tfd8CbPjkxmilXX1pLkutT+7tC7qrkTMBPHYjRuyh2xnltpjYjdv+xm55q+4uo6qQ wjSg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=XhWlqmu+ouXqC9VxZTrOttLMv2Q3u9DujM3Hwm7g2+A=; b=hwwozK08vwkpBWCEEMp0BOh8I+CKDWFGMIbGvH2E5AAbsFEQg4VYyioVaGHpqs6wIZ 17Bx/fZhYN3+CFApfKQYoJ3mtB50P6peDWLHD/O/s0AEgbfycLDb7tzEPTSD51utnL1b URqPOc1V5aiM5X9JdnG2Rsjt5+gsjW3bRhXUlPz0MC08eDn/3B5NAC+3YOinO82Pgxow BMM0/apOWRrSeAAZBlgSiMrkDpj7+1EW0+tJO9pYbq4KReLVb243SBU+0jyXqcgUS0MV Cs95aQtgkNAjjnqPqw4Urgt+leYuhEQz7Q1yf6bxvvfEiTx4UbigVqsyUm9ojD4/eW2B Iarg== X-Gm-Message-State: AFqh2kp+rZiMbJHcgDmPTzboi2+zSKrFGLbOrwfwCW5CE32V2XYUAzGN n8nZhuCnfLqC/ATH/QC+g1EKkryZZfAZJs2l X-Google-Smtp-Source: AMrXdXtZWt6M7v5NwBlxvaznBqzoylsYOp/og7bAHAj+czsb1vtzdXVemYIvYL4pOifT7St+GzLbkQ== X-Received: by 2002:a17:906:369b:b0:7e2:c573:d2e9 with SMTP id a27-20020a170906369b00b007e2c573d2e9mr2053971ejc.48.1671642432165; Wed, 21 Dec 2022 09:07:12 -0800 (PST) Received: from beast.fritz.box (62-178-148-172.cable.dynamic.surfer.at. [62.178.148.172]) by smtp.gmail.com with ESMTPSA id t18-20020a17090605d200b007c16430e5c8sm7344770ejt.92.2022.12.21.09.07.10 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 21 Dec 2022 09:07:11 -0800 (PST) From: Christoph Muellner To: binutils@sourceware.org, Nelson Chu , Andrew Waterman , Palmer Dabbelt , Jim Wilson , Philipp Tomsich , Aaron Durbin , Andrew de los Reyes , Eric Gouriou , Barna Ibrahim Cc: =?UTF-8?q?Christoph=20M=C3=BCllner?= Subject: [RFC PATCH 2/6] RISC-V: Add Zvkg ISA extension support Date: Wed, 21 Dec 2022 18:07:02 +0100 Message-Id: <20221221170706.2877188-3-christoph.muellner@vrull.eu> X-Mailer: git-send-email 2.38.1 In-Reply-To: <20221221170706.2877188-1-christoph.muellner@vrull.eu> References: <20221221170706.2877188-1-christoph.muellner@vrull.eu> MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-12.5 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,GIT_PATCH_0,JMQ_SPF_NEUTRAL,KAM_MANYTO,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: From: Christoph Müllner This commit adds the Zvkg ISA extension instruction, which is part of the vector crypto extensions. Signed-off-by: Christoph Müllner --- bfd/elfxx-riscv.c | 5 +++++ gas/testsuite/gas/riscv/zvkg.d | 9 +++++++++ gas/testsuite/gas/riscv/zvkg.s | 1 + include/opcode/riscv-opc.h | 5 +++++ include/opcode/riscv.h | 1 + opcodes/riscv-opc.c | 3 +++ 6 files changed, 24 insertions(+) create mode 100644 gas/testsuite/gas/riscv/zvkg.d create mode 100644 gas/testsuite/gas/riscv/zvkg.s diff --git a/bfd/elfxx-riscv.c b/bfd/elfxx-riscv.c index 22a6954ff41..6dfae35ff0b 100644 --- a/bfd/elfxx-riscv.c +++ b/bfd/elfxx-riscv.c @@ -1206,6 +1206,7 @@ static struct riscv_supported_ext riscv_supported_std_z_ext[] = {"zve64f", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, {"zve64d", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, {"zvkb", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, + {"zvkg", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, {"zvl32b", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, {"zvl64b", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, {"zvl128b", ISA_SPEC_CLASS_DRAFT, 1, 0, 0 }, @@ -2418,6 +2419,8 @@ riscv_multi_subset_supports (riscv_parse_subset_t *rps, || riscv_subset_supports (rps, "zve32f")); case INSN_CLASS_ZVKB: return riscv_subset_supports (rps, "zvkb"); + case INSN_CLASS_ZVKG: + return riscv_subset_supports (rps, "zvkg"); case INSN_CLASS_SVINVAL: return riscv_subset_supports (rps, "svinval"); case INSN_CLASS_H: @@ -2578,6 +2581,8 @@ riscv_multi_subset_supports_ext (riscv_parse_subset_t *rps, return _("v' or `zve64d' or `zve64f' or `zve32f"); case INSN_CLASS_ZVKB: return _("zvkb"); + case INSN_CLASS_ZVKG: + return _("zvkg"); case INSN_CLASS_SVINVAL: return "svinval"; case INSN_CLASS_H: diff --git a/gas/testsuite/gas/riscv/zvkg.d b/gas/testsuite/gas/riscv/zvkg.d new file mode 100644 index 00000000000..abca83ea3a8 --- /dev/null +++ b/gas/testsuite/gas/riscv/zvkg.d @@ -0,0 +1,9 @@ +#as: -march=rv64gc_zvkg +#objdump: -dr + +.*:[ ]+file format .* + + +Disassembly of section .text: +0+000 <.text>: +[ ]+[0-9a-f]+:[ ]+b2862277[ ]+vghmac.vv[ ]+v4,v8,v12 diff --git a/gas/testsuite/gas/riscv/zvkg.s b/gas/testsuite/gas/riscv/zvkg.s new file mode 100644 index 00000000000..7c97108a396 --- /dev/null +++ b/gas/testsuite/gas/riscv/zvkg.s @@ -0,0 +1 @@ + vghmac.vv v4, v8, v12 diff --git a/include/opcode/riscv-opc.h b/include/opcode/riscv-opc.h index 575fa5d322c..4daffed4d84 100644 --- a/include/opcode/riscv-opc.h +++ b/include/opcode/riscv-opc.h @@ -2084,6 +2084,9 @@ #define MASK_VANDNVX 0xfc00707f #define MATCH_VANDNVI 0x04003057 #define MASK_VANDNVI 0xfc00707f +/* Zvkg instructions. */ +#define MATCH_VGHMACVV 0xb2002077 +#define MASK_VGHMACVV 0xfe00707f /* Svinval instruction. */ #define MATCH_SINVAL_VMA 0x16000073 #define MASK_SINVAL_VMA 0xfe007fff @@ -3162,6 +3165,8 @@ DECLARE_INSN(vrev8v, MATCH_VREV8V, MASK_VREV8V) DECLARE_INSN(vandnvv, MATCH_VANDNVV, MASK_VANDNVV) DECLARE_INSN(vandnvx, MATCH_VANDNVX, MASK_VANDNVX) DECLARE_INSN(vandnvi, MATCH_VANDNVI, MASK_VANDNVI) +/* Zvkg instructions. */ +DECLARE_INSN(vghmacvv, MATCH_VGHMACVV, MASK_VGHMACVV) /* Vendor-specific (T-Head) XTheadBa instructions. */ DECLARE_INSN(th_addsl, MATCH_TH_ADDSL, MASK_TH_ADDSL) /* Vendor-specific (T-Head) XTheadBb instructions. */ diff --git a/include/opcode/riscv.h b/include/opcode/riscv.h index 1ba123e4933..060438a64d0 100644 --- a/include/opcode/riscv.h +++ b/include/opcode/riscv.h @@ -410,6 +410,7 @@ enum riscv_insn_class INSN_CLASS_V, INSN_CLASS_ZVEF, INSN_CLASS_ZVKB, + INSN_CLASS_ZVKG, INSN_CLASS_SVINVAL, INSN_CLASS_ZICBOM, INSN_CLASS_ZICBOP, diff --git a/opcodes/riscv-opc.c b/opcodes/riscv-opc.c index 98ca3a4cc56..bb716c8c9d0 100644 --- a/opcodes/riscv-opc.c +++ b/opcodes/riscv-opc.c @@ -1831,6 +1831,9 @@ const struct riscv_opcode riscv_opcodes[] = {"vandn.vx", 0, INSN_CLASS_ZVKB, "Vd,Vt,sVm", MATCH_VANDNVX, MASK_VANDNVX, match_opcode, 0}, {"vandn.vi", 0, INSN_CLASS_ZVKB, "Vd,Vt,ViVm", MATCH_VANDNVI, MASK_VANDNVI, match_opcode, 0}, +/* Zvkg instructions. */ +{"vghmac.vv", 0, INSN_CLASS_ZVKG, "Vd,Vt,Vs", MATCH_VGHMACVV, MASK_VGHMACVV, match_opcode, 0}, + /* Supervisor instructions. */ {"csrr", 0, INSN_CLASS_ZICSR, "d,E", MATCH_CSRRS, MASK_CSRRS|MASK_RS1, match_opcode, INSN_ALIAS }, {"csrw", 0, INSN_CLASS_ZICSR, "E,s", MATCH_CSRRW, MASK_CSRRW|MASK_RD, match_opcode, INSN_ALIAS }, -- 2.38.1