From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id BEEE938582AB for ; Thu, 30 Mar 2023 10:24:26 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org BEEE938582AB Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 02E621595; Thu, 30 Mar 2023 03:25:11 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 3A3BF3F663; Thu, 30 Mar 2023 03:24:26 -0700 (PDT) From: Richard Sandiford To: binutils@sourceware.org Cc: Richard Sandiford Subject: [PATCH 17/43] aarch64: Consolidate ZA slice parsing Date: Thu, 30 Mar 2023 11:23:33 +0100 Message-Id: <20230330102359.3327695-18-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20230330102359.3327695-1-richard.sandiford@arm.com> References: <20230330102359.3327695-1-richard.sandiford@arm.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-33.1 required=5.0 tests=BAYES_00,GIT_PATCH_0,KAM_DMARC_NONE,KAM_DMARC_STATUS,KAM_LAZY_DOMAIN_SECURITY,SPF_HELO_NONE,SPF_NONE,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: Now that parse_typed_reg checks the range of tile register numbers and libopcodes checks the range of vector select offsets, there's very little difference between the parsing of ZA tile indices, ZA array indices, and PSEL indices. The main one is that ZA array indices don't currently allow "za" to be qualified, but we need to remove that restriction for SME2. This patch therefore consolidates all three parsers into a single routine, parameterised by the type of register that they expect. --- gas/config/tc-aarch64.c | 94 ++++++----------------- gas/testsuite/gas/aarch64/sme-7-illegal.l | 17 ++++ gas/testsuite/gas/aarch64/sme-7-illegal.s | 8 ++ gas/testsuite/gas/aarch64/sme-9-illegal.l | 7 ++ gas/testsuite/gas/aarch64/sme-9-illegal.s | 1 + 5 files changed, 55 insertions(+), 72 deletions(-) diff --git a/gas/config/tc-aarch64.c b/gas/config/tc-aarch64.c index ba7f543e033..e5185353013 100644 --- a/gas/config/tc-aarch64.c +++ b/gas/config/tc-aarch64.c @@ -4422,25 +4422,27 @@ parse_sme_za_index (char **str, struct aarch64_indexed_za *opnd) return true; } -/* Parse SME ZA horizontal or vertical vector access to tiles. +/* Parse a register of type REG_TYPE that might have an element type + qualifier and that is indexed by two values: a 32-bit register, + followed by an immediate. The 32-bit register must be W12-W15. + The range of the immediate varies by opcode and is checked in + libopcodes. + Return true on success, populating OPND with information about - the indexed tile and QUALIFIER with the qualifier that was applied - to the tile name. + the operand and setting QUALIFIER to the register qualifier. Field format examples: - ZA0.B[, #] - .H[, #] - .S[, #] - .D[, #] - .Q[, #] + .[< #] + ZA[, #] + .[, #] */ static bool -parse_sme_za_hv_tiles_operand (char **str, - struct aarch64_indexed_za *opnd, - aarch64_opnd_qualifier_t *qualifier) +parse_dual_indexed_reg (char **str, aarch64_reg_type reg_type, + struct aarch64_indexed_za *opnd, + aarch64_opnd_qualifier_t *qualifier) { - const reg_entry *reg = parse_reg_with_qual (str, REG_TYPE_ZATHV, qualifier); + const reg_entry *reg = parse_reg_with_qual (str, reg_type, qualifier); if (!reg) return false; @@ -4464,7 +4466,7 @@ parse_sme_za_hv_tiles_operand_with_braces (char **str, return false; } - if (!parse_sme_za_hv_tiles_operand (str, opnd, qualifier)) + if (!parse_dual_indexed_reg (str, REG_TYPE_ZATHV, opnd, qualifier)) return false; if (!skip_past_char (str, '}')) @@ -4585,33 +4587,6 @@ parse_sme_list_of_64bit_tiles (char **str) return regno; } -/* Parse ZA array operand used in e.g. STR and LDR instruction. - Operand format: - - ZA[, ] - ZA[, #] - - Return true on success, populating OPND with information about - the operand. */ - -static bool -parse_sme_za_array (char **str, struct aarch64_indexed_za *opnd) -{ - char *q; - - q = *str; - const reg_entry *reg = parse_reg (&q); - if (!reg || reg->type != REG_TYPE_ZA) - { - set_syntax_error (_("expected ZA array")); - return false; - } - opnd->regno = -1; - - *str = q; - return parse_sme_za_index (str, opnd); -} - /* Parse streaming mode operand for SMSTART and SMSTOP. {SM | ZA} @@ -4638,32 +4613,6 @@ parse_sme_sm_za (char **str) return TOLOWER (p[0]); } -/* Parse the name of the source scalable predicate register, the index base - register W12-W15 and the element index. Function performs element index - limit checks as well as qualifier type checks. - - .[, ] - .[, #] - - Return true on success, populating OPND with information about the index - and setting QUALIFIER to . */ - -static bool -parse_sme_pred_reg_with_index (char **str, struct aarch64_indexed_za *opnd, - aarch64_opnd_qualifier_t *qualifier) -{ - const reg_entry *reg = parse_reg_with_qual (str, REG_TYPE_PN, qualifier); - if (reg == NULL) - return false; - - opnd->regno = reg->number; - - if (! parse_sme_za_index (str, opnd)) - return false; - - return true; -} - /* Parse a system register or a PSTATE field name for an MSR/MRS instruction. Returns the encoding for the option, or PARSE_FAIL. @@ -7060,9 +7009,8 @@ parse_operands (char *str, const aarch64_opcode *opcode) break; case AARCH64_OPND_SME_PnT_Wm_imm: - /* .[, #] */ - if (!parse_sme_pred_reg_with_index (&str, &info->indexed_za, - &qualifier)) + if (!parse_dual_indexed_reg (&str, REG_TYPE_PN, + &info->indexed_za, &qualifier)) goto failure; info->qualifier = qualifier; break; @@ -7396,8 +7344,8 @@ parse_operands (char *str, const aarch64_opcode *opcode) ? !parse_sme_za_hv_tiles_operand_with_braces (&str, &info->indexed_za, &qualifier) - : !parse_sme_za_hv_tiles_operand (&str, &info->indexed_za, - &qualifier)) + : !parse_dual_indexed_reg (&str, REG_TYPE_ZATHV, + &info->indexed_za, &qualifier)) goto failure; info->qualifier = qualifier; break; @@ -7410,8 +7358,10 @@ parse_operands (char *str, const aarch64_opcode *opcode) break; case AARCH64_OPND_SME_ZA_array: - if (!parse_sme_za_array (&str, &info->indexed_za)) + if (!parse_dual_indexed_reg (&str, REG_TYPE_ZA, + &info->indexed_za, &qualifier)) goto failure; + info->qualifier = qualifier; break; case AARCH64_OPND_MOPS_ADDR_Rd: diff --git a/gas/testsuite/gas/aarch64/sme-7-illegal.l b/gas/testsuite/gas/aarch64/sme-7-illegal.l index 242c5ec75d3..cee93c85bac 100644 --- a/gas/testsuite/gas/aarch64/sme-7-illegal.l +++ b/gas/testsuite/gas/aarch64/sme-7-illegal.l @@ -31,3 +31,20 @@ [^:]*:[0-9]+: Error: operand 2 must have the same immediate value as operand 1 -- `str za\[w13,-1\],\[x17,#1,mul vl\]' [^:]*:[0-9]+: Error: operand 2 must have the same immediate value as operand 1 -- `ldr za\[w13,1\],\[x17,#-1,mul vl\]' [^:]*:[0-9]+: Error: operand 2 must have the same immediate value as operand 1 -- `str za\[w13,1\],\[x17,#-1,mul vl\]' +[^:]*:[0-9]+: Error: operand mismatch -- `ldr za.b\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: ldr za\[w12, 0\], \[x0\] +[^:]*:[0-9]+: Error: operand mismatch -- `ldr za.h\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: ldr za\[w12, 0\], \[x0\] +[^:]*:[0-9]+: Error: operand mismatch -- `ldr za.s\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: ldr za\[w12, 0\], \[x0\] +[^:]*:[0-9]+: Error: operand mismatch -- `ldr za.d\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: ldr za\[w12, 0\], \[x0\] +[^:]*:[0-9]+: Error: operand mismatch -- `ldr za.q\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: ldr za\[w12, 0\], \[x0\] +[^:]*:[0-9]+: Error: expected '\[' at operand 1 -- `ldr za/z\[w12,0\],\[x0\]' +[^:]*:[0-9]+: Error: unexpected character `2' in element size at operand 1 -- `ldr za.2b\[w12,0\],\[x0\]' diff --git a/gas/testsuite/gas/aarch64/sme-7-illegal.s b/gas/testsuite/gas/aarch64/sme-7-illegal.s index 0d92d843a4f..0669fe16dd4 100644 --- a/gas/testsuite/gas/aarch64/sme-7-illegal.s +++ b/gas/testsuite/gas/aarch64/sme-7-illegal.s @@ -37,3 +37,11 @@ ldr za[w13, -1], [x17, #1, mul vl] str za[w13, -1], [x17, #1, mul vl] ldr za[w13, 1], [x17, #-1, mul vl] str za[w13, 1], [x17, #-1, mul vl] + +ldr za.b[w12, 0], [x0] +ldr za.h[w12, 0], [x0] +ldr za.s[w12, 0], [x0] +ldr za.d[w12, 0], [x0] +ldr za.q[w12, 0], [x0] +ldr za/z[w12, 0], [x0] +ldr za.2b[w12, 0], [x0] diff --git a/gas/testsuite/gas/aarch64/sme-9-illegal.l b/gas/testsuite/gas/aarch64/sme-9-illegal.l index 4d4520c55bd..b0554c5168f 100644 --- a/gas/testsuite/gas/aarch64/sme-9-illegal.l +++ b/gas/testsuite/gas/aarch64/sme-9-illegal.l @@ -8,6 +8,13 @@ [^:]*:[0-9]+: Info: psel p1, p15, p3.h\[w15, 0\] [^:]*:[0-9]+: Info: psel p1, p15, p3.s\[w15, 0\] [^:]*:[0-9]+: Info: psel p1, p15, p3.d\[w15, 0\] +[^:]*:[0-9]+: Error: operand mismatch -- `psel p1,p15,p3\[w15,#0\]' +[^:]*:[0-9]+: Info: did you mean this\? +[^:]*:[0-9]+: Info: psel p1, p15, p3.b\[w15, 0\] +[^:]*:[0-9]+: Info: other valid variant\(s\): +[^:]*:[0-9]+: Info: psel p1, p15, p3.h\[w15, 0\] +[^:]*:[0-9]+: Info: psel p1, p15, p3.s\[w15, 0\] +[^:]*:[0-9]+: Info: psel p1, p15, p3.d\[w15, 0\] [^:]*:[0-9]+: Error: expected vector select register W12-W15 at operand 3 -- `psel p1,p15,p3.b\[w11\]' [^:]*:[0-9]+: Error: expected vector select register W12-W15 at operand 3 -- `psel p8,p11,p15.h\[w16\]' [^:]*:[0-9]+: Error: expected vector select register W12-W15 at operand 3 -- `psel p2,p7,p15.s\[w3\]' diff --git a/gas/testsuite/gas/aarch64/sme-9-illegal.s b/gas/testsuite/gas/aarch64/sme-9-illegal.s index 88d25fca10b..2351d711b64 100644 --- a/gas/testsuite/gas/aarch64/sme-9-illegal.s +++ b/gas/testsuite/gas/aarch64/sme-9-illegal.s @@ -3,6 +3,7 @@ psel p1, p15, p3.b[w12] psel p1, p15, p3.q[w15] psel p1, p15, p3.q[w15, #0] +psel p1, p15, p3[w15,#0] psel p1, p15, p3.b[w11] psel p8, p11, p15.h[w16] psel p2, p7, p15.s[w3] -- 2.25.1