From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: by sourceware.org (Postfix, from userid 2093) id EA4FE385842E; Sun, 12 Feb 2023 03:33:42 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org EA4FE385842E DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gcc.gnu.org; s=default; t=1676172822; bh=m+X5IEKpGUirzXsuYXf06fe0gdFKjsombdm+Nm5g2EA=; h=From:To:Subject:Date:From; b=UzQy1pmvEqc21qjMMUS+Jx7rLrnBVtshftwAUn6RYEbVgWw2OWMbMGUVmOhlppmwP lNOd+cuFgVCX3V/bj8OPb6YnABtaAMvNs2GdOVwT87yijk3F1IItkpz5U67L0H7m1d ZIMjUj6bg7lm0udJB7UVySSk1bXTKBvFGJ42wKeA= MIME-Version: 1.0 Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="utf-8" From: Kito Cheng To: gcc-cvs@gcc.gnu.org Subject: [gcc r13-5852] RISC-V: Add vsext constraint tests X-Act-Checkin: gcc X-Git-Author: Ju-Zhe Zhong X-Git-Refname: refs/heads/master X-Git-Oldrev: 7d2c4a6f07ef2b450c5df8a5a0fae46078d3d21c X-Git-Newrev: 00c93929571619aa30f9321167f904d1cd0a73cf Message-Id: <20230212033342.EA4FE385842E@sourceware.org> Date: Sun, 12 Feb 2023 03:33:42 +0000 (GMT) List-Id: https://gcc.gnu.org/g:00c93929571619aa30f9321167f904d1cd0a73cf commit r13-5852-g00c93929571619aa30f9321167f904d1cd0a73cf Author: Ju-Zhe Zhong Date: Mon Feb 6 13:18:36 2023 +0800 RISC-V: Add vsext constraint tests gcc/testsuite/ChangeLog: * gcc.target/riscv/rvv/base/unop_v_constraint-2.c: New test. Diff: --- .../riscv/rvv/base/unop_v_constraint-2.c | 132 +++++++++++++++++++++ 1 file changed, 132 insertions(+) diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/unop_v_constraint-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/unop_v_constraint-2.c new file mode 100644 index 00000000000..19f9365b42b --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/unop_v_constraint-2.c @@ -0,0 +1,132 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ +#include "riscv_vector.h" + +/* +** f1: +** vsetivli\tzero,4,e32,m1,tu,ma +** vle16\.v\tv[0-9]+,0\([a-x0-9]+\) +** vle16\.v\tv[0-9]+,0\([a-x0-9]+\) +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vse32\.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f1 (void * in, void *out) +{ + vint16mf2_t v = __riscv_vle16_v_i16mf2 (in, 4); + vint16mf2_t v2 = __riscv_vle16_v_i16mf2_tu (v, in, 4); + vint32m1_t v3 = __riscv_vsext_vf2_i32m1 (v2, 4); + vint32m1_t v4 = __riscv_vsext_vf2_i32m1_tu (v3, v2, 4); + __riscv_vse32_v_i32m1 (out, v4, 4); +} + +/* +** f2: +** vsetvli\t[a-x0-9]+,zero,e8,mf4,ta,ma +** vlm.v\tv[0-9]+,0\([a-x0-9]+\) +** vsetivli\tzero,4,e32,m1,ta,ma +** vle16\.v\tv[0-9]+,0\([a-x0-9]+\) +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsetvli\tzero,zero,e64,m2,ta,ma +** vsext\.vf2\tv[1-9][0-9]?,\s*v[0-9]+,\s*v0.t +** vse64\.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f2 (void * in, void *out) +{ + vbool32_t mask = *(vbool32_t*)in; + asm volatile ("":::"memory"); + vint16mf2_t v = __riscv_vle16_v_i16mf2 (in, 4); + vint32m1_t v3 = __riscv_vsext_vf2_i32m1 (v, 4); + vint64m2_t v4 = __riscv_vsext_vf2_i64m2_m (mask, v3, 4); + __riscv_vse64_v_i64m2 (out, v4, 4); +} + +/* +** f3: +** vsetvli\t[a-x0-9]+,zero,e8,mf4,ta,ma +** vlm.v\tv[0-9]+,0\([a-x0-9]+\) +** vsetivli\tzero,4,e32,m1,tu,mu +** vle16\.v\tv[0-9]+,0\([a-x0-9]+\) +** vle16\.v\tv[0-9]+,0\([a-x0-9]+\),v0.t +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsext\.vf2\tv[1-9][0-9]?,\s*v[0-9]+,\s*v0.t +** vse32.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f3 (void * in, void *out) +{ + vbool32_t mask = *(vbool32_t*)in; + asm volatile ("":::"memory"); + vint16mf2_t v = __riscv_vle16_v_i16mf2 (in, 4); + vint16mf2_t v2 = __riscv_vle16_v_i16mf2_tumu (mask, v, in, 4); + vint32m1_t v3 = __riscv_vsext_vf2_i32m1 (v2, 4); + vint32m1_t v4 = __riscv_vsext_vf2_i32m1_tumu (mask, v3, v2, 4); + __riscv_vse32_v_i32m1 (out, v4, 4); +} + +/* +** f4: +** vsetivli\tzero,4,e16,mf4,tu,ma +** vle8\.v\tv[0-9]+,0\([a-x0-9]+\) +** vle8\.v\tv[0-9]+,0\([a-x0-9]+\) +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vse16\.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f4 (void * in, void *out) +{ + vint8mf8_t v = __riscv_vle8_v_i8mf8 (in, 4); + vint8mf8_t v2 = __riscv_vle8_v_i8mf8_tu (v, in, 4); + vint16mf4_t v3 = __riscv_vsext_vf2_i16mf4 (v2, 4); + vint16mf4_t v4 = __riscv_vsext_vf2_i16mf4_tu (v3, v2, 4); + __riscv_vse16_v_i16mf4 (out, v4, 4); +} + +/* +** f5: +** vsetvli\t[a-x0-9]+,zero,e8,mf8,ta,ma +** vlm.v\tv[0-9]+,0\([a-x0-9]+\) +** vsetivli\tzero,4,e16,mf4,ta,ma +** vle8.v\tv[0-9]+,0\([a-x0-9]+\) +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsetvli\tzero,zero,e32,mf2,ta,ma +** vsext\.vf2\tv[1-9][0-9]?,\s*v[0-9]+,\s*v0.t +** vse32.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f5 (void * in, void *out) +{ + vbool64_t mask = *(vbool64_t*)in; + asm volatile ("":::"memory"); + vint8mf8_t v = __riscv_vle8_v_i8mf8 (in, 4); + vint16mf4_t v3 = __riscv_vsext_vf2_i16mf4 (v, 4); + vint32mf2_t v4 = __riscv_vsext_vf2_i32mf2_m (mask, v3, 4); + __riscv_vse32_v_i32mf2 (out, v4, 4); +} + +/* +** f6: +** vsetvli\t[a-x0-9]+,zero,e8,mf8,ta,ma +** vlm.v\tv[0-9]+,0\([a-x0-9]+\) +** vsetivli\tzero,4,e16,mf4,tu,mu +** vle8\.v\tv[0-9]+,0\([a-x0-9]+\) +** vle8.v\tv[0-9]+,0\([a-x0-9]+\),v0.t +** vsext\.vf2\tv[0-9]+,\s*v[0-9]+ +** vsext\.vf2\tv[1-9][0-9]?,\s*v[0-9]+,\s*v0.t +** vse16.v\tv[0-9]+,0\([a-x0-9]+\) +** ret +*/ +void f6 (void * in, void *out) +{ + vbool64_t mask = *(vbool64_t*)in; + asm volatile ("":::"memory"); + vint8mf8_t v = __riscv_vle8_v_i8mf8 (in, 4); + vint8mf8_t v2 = __riscv_vle8_v_i8mf8_tumu (mask, v, in, 4); + vint16mf4_t v3 = __riscv_vsext_vf2_i16mf4 (v2, 4); + vint16mf4_t v4 = __riscv_vsext_vf2_i16mf4_tumu (mask, v3, v2, 4); + __riscv_vse16_v_i16mf4 (out, v4, 4); +}