public inbox for gcc-cvs@sourceware.org
help / color / mirror / Atom feed
* [gcc r14-3851] RISC-V: Add Types to Un-Typed Zicond Instructions
@ 2023-09-11 17:02 Edwin Lu
0 siblings, 0 replies; only message in thread
From: Edwin Lu @ 2023-09-11 17:02 UTC (permalink / raw)
To: gcc-cvs
https://gcc.gnu.org/g:4074aede45e3d8fbdb8fe28e1f084e869d3546f5
commit r14-3851-g4074aede45e3d8fbdb8fe28e1f084e869d3546f5
Author: Edwin Lu <ewlu@rivosinc.com>
Date: Mon Sep 11 09:56:06 2023 -0700
RISC-V: Add Types to Un-Typed Zicond Instructions
Creates a new "zicond" type and updates all zicond instructions
with that type.
gcc/ChangeLog:
* config/riscv/riscv.md: Add "zicond" type
* config/riscv/zicond.md: Update types
Signed-off-by: Edwin Lu <ewlu@rivosinc.com>
Diff:
---
gcc/config/riscv/riscv.md | 3 ++-
gcc/config/riscv/zicond.md | 8 ++++----
2 files changed, 6 insertions(+), 5 deletions(-)
diff --git a/gcc/config/riscv/riscv.md b/gcc/config/riscv/riscv.md
index a6046c17fc31..01cf623c0482 100644
--- a/gcc/config/riscv/riscv.md
+++ b/gcc/config/riscv/riscv.md
@@ -318,6 +318,7 @@
;; crypto cryptography instructions
;; pushpop zc push and pop instructions
;; mvpair zc move pair instructions
+;; zicond zicond instructions
;; Classification of RVV instructions which will be added to each RVV .md pattern and used by scheduler.
;; rdvlenb vector byte length vlenb csrr read
;; rdvl vector length vl csrr read
@@ -427,7 +428,7 @@
mtc,mfc,const,arith,logical,shift,slt,imul,idiv,move,fmove,fadd,fmul,
fmadd,fdiv,fcmp,fcvt,fsqrt,multi,auipc,sfb_alu,nop,trap,ghost,bitmanip,
rotate,clmul,min,max,minu,maxu,clz,ctz,cpop,
- atomic,condmove,cbo,crypto,pushpop,mvpair,rdvlenb,rdvl,wrvxrm,wrfrm,
+ atomic,condmove,cbo,crypto,pushpop,mvpair,zicond,rdvlenb,rdvl,wrvxrm,wrfrm,
rdfrm,vsetvl,vlde,vste,vldm,vstm,vlds,vsts,
vldux,vldox,vstux,vstox,vldff,vldr,vstr,
vlsegde,vssegte,vlsegds,vssegts,vlsegdux,vlsegdox,vssegtux,vssegtox,vlsegdff,
diff --git a/gcc/config/riscv/zicond.md b/gcc/config/riscv/zicond.md
index 6627be3fa585..05e7348abba1 100644
--- a/gcc/config/riscv/zicond.md
+++ b/gcc/config/riscv/zicond.md
@@ -40,7 +40,7 @@
else
gcc_unreachable ();
}
-)
+[(set_attr "type" "zicond")])
(define_insn "*czero.<nez>.<GPR:mode><X:mode>"
[(set (match_operand:GPR 0 "register_operand" "=r")
@@ -57,7 +57,7 @@
else
gcc_unreachable ();
}
-)
+[(set_attr "type" "zicond")])
;; Special optimization under eq/ne in primitive semantics
(define_insn "*czero.eqz.<GPR:mode><X:mode>.opt1"
@@ -75,7 +75,7 @@
else
gcc_unreachable ();
}
-)
+[(set_attr "type" "zicond")])
(define_insn "*czero.nez.<GPR:mode><X:mode>.opt2"
[(set (match_operand:GPR 0 "register_operand" "=r")
@@ -92,7 +92,7 @@
else
gcc_unreachable ();
}
-)
+[(set_attr "type" "zicond")])
;; Combine creates this form in some cases (particularly the coremark
;; CRC loop).
^ permalink raw reply [flat|nested] only message in thread
only message in thread, other threads:[~2023-09-11 17:02 UTC | newest]
Thread overview: (only message) (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2023-09-11 17:02 [gcc r14-3851] RISC-V: Add Types to Un-Typed Zicond Instructions Edwin Lu
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).