From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: by sourceware.org (Postfix, from userid 7808) id 23FF0385841F; Tue, 12 Sep 2023 01:58:50 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 23FF0385841F DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gcc.gnu.org; s=default; t=1694483930; bh=4UbZBVT2iKT2Hk9UaBPgKp3GTj+AE1zBtwtcApNNCrA=; h=From:To:Subject:Date:From; b=U8M3FcqwAmYjpTSEVCO/yuME71XjdTp2Ry0REb/8DhyWJn5ql/fBPY/awyaFyZYpi uHH8zGo5MxsCzCiahsuCMvGzxsbLqJu7z7rF5/kHDnnBa64UEoFGKU5FZIFpZbxAOV mtS0+TMdcQzbu7gyg1Jx3w8faahohMUly8QBUll8= MIME-Version: 1.0 Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="utf-8" From: HaoChen Gui To: gcc-cvs@gcc.gnu.org Subject: [gcc r11-10985] rs6000: call vector load/store with length only on 64-bit Power10 X-Act-Checkin: gcc X-Git-Author: Haochen Gui X-Git-Refname: refs/heads/releases/gcc-11 X-Git-Oldrev: 363e12c4ea8be25cdd5d54c02e34de6d1f402963 X-Git-Newrev: 2eb8e5cba7408e2a4016a8f5c48e4980abdd1d08 Message-Id: <20230912015850.23FF0385841F@sourceware.org> Date: Tue, 12 Sep 2023 01:58:50 +0000 (GMT) List-Id: https://gcc.gnu.org/g:2eb8e5cba7408e2a4016a8f5c48e4980abdd1d08 commit r11-10985-g2eb8e5cba7408e2a4016a8f5c48e4980abdd1d08 Author: Haochen Gui Date: Tue Sep 12 09:58:08 2023 +0800 rs6000: call vector load/store with length only on 64-bit Power10 gcc/ PR target/96762 * config/rs6000/rs6000-string.c (expand_block_move): Call vector load/store with length only on 64-bit Power10. gcc/testsuite/ PR target/96762 * gcc.target/powerpc/pr96762.c: New. (cherry picked from commit 946b8967b905257ac9f140225db744c9a6ab91be) Diff: --- gcc/config/rs6000/rs6000-string.c | 14 ++++++++++---- gcc/testsuite/gcc.target/powerpc/pr96762.c | 13 +++++++++++++ 2 files changed, 23 insertions(+), 4 deletions(-) diff --git a/gcc/config/rs6000/rs6000-string.c b/gcc/config/rs6000/rs6000-string.c index cc75ca5848e2..b7c77372c70b 100644 --- a/gcc/config/rs6000/rs6000-string.c +++ b/gcc/config/rs6000/rs6000-string.c @@ -2811,11 +2811,17 @@ expand_block_move (rtx operands[], bool might_overlap) gen_func.mov = gen_vsx_movv2di_64bit; } else if (TARGET_BLOCK_OPS_UNALIGNED_VSX - && TARGET_POWER10 && bytes < 16 + /* Only use lxvl/stxvl on 64bit POWER10. */ + && TARGET_POWER10 + && TARGET_64BIT + && bytes < 16 && orig_bytes > 16 - && !(bytes == 1 || bytes == 2 - || bytes == 4 || bytes == 8) - && (align >= 128 || !STRICT_ALIGNMENT)) + && !(bytes == 1 + || bytes == 2 + || bytes == 4 + || bytes == 8) + && (align >= 128 + || !STRICT_ALIGNMENT)) { /* Only use lxvl/stxvl if it could replace multiple ordinary loads+stores. Also don't use it unless we likely already diff --git a/gcc/testsuite/gcc.target/powerpc/pr96762.c b/gcc/testsuite/gcc.target/powerpc/pr96762.c new file mode 100644 index 000000000000..a59deb427386 --- /dev/null +++ b/gcc/testsuite/gcc.target/powerpc/pr96762.c @@ -0,0 +1,13 @@ +/* { dg-do compile } */ +/* { dg-options "-O2 -mdejagnu-cpu=power10" } */ + +/* Verify there is no ICE on ilp32 env. */ + +extern void foo (char *); + +void +bar (void) +{ + char zj[] = "XXXXXXXXXXXXXXXX"; + foo (zj); +}