public inbox for gcc-cvs@sourceware.org
help / color / mirror / Atom feed
* [gcc(refs/vendors/riscv/heads/gcc-13-with-riscv-opts)] RISC-V: Only use SUBREG if applicable in `riscv_expand_float_scc'
@ 2023-11-22  5:11 Jeff Law
  0 siblings, 0 replies; only message in thread
From: Jeff Law @ 2023-11-22  5:11 UTC (permalink / raw)
  To: gcc-cvs

https://gcc.gnu.org/g:047fc0a129d2b6b99fdde296e05398915408fcf3

commit 047fc0a129d2b6b99fdde296e05398915408fcf3
Author: Maciej W. Rozycki <macro@embecosm.com>
Date:   Wed Nov 22 01:18:29 2023 +0000

    RISC-V: Only use SUBREG if applicable in `riscv_expand_float_scc'
    
    A subsequent change to enable the processing of conditional moves on a
    floating-point condition by `riscv_expand_conditional_move' will cause
    `riscv_expand_float_scc' to be called for word-mode target RTX with RV64
    targets.  In that case an invalid insn such as:
    
    (insn 25 24 0 (set (reg:DI 141)
            (subreg:SI (reg:DI 143) 0)) -1
         (nil))
    
    would be produced, which would crash the compiler later on.  Since the
    output operand of the SET operation to be produced already has the same
    mode as the input operand does, just omit the use of SUBREG and assign
    directly.
    
            gcc/
            * config/riscv/riscv.cc (riscv_expand_float_scc): Suppress the
            use of SUBREG if the conditional-set target is word-mode.
    
    (cherry picked from commit 7e126d8d0fbe5677070f02c32a1425849ce36298)

Diff:
---
 gcc/config/riscv/riscv.cc | 4 +++-
 1 file changed, 3 insertions(+), 1 deletion(-)

diff --git a/gcc/config/riscv/riscv.cc b/gcc/config/riscv/riscv.cc
index df08e9c831a..14e54939291 100644
--- a/gcc/config/riscv/riscv.cc
+++ b/gcc/config/riscv/riscv.cc
@@ -4100,7 +4100,9 @@ riscv_expand_float_scc (rtx target, enum rtx_code code, rtx op0, rtx op1)
   riscv_emit_float_compare (&code, &op0, &op1);
 
   rtx cmp = riscv_force_binary (word_mode, code, op0, op1);
-  riscv_emit_set (target, lowpart_subreg (SImode, cmp, word_mode));
+  if (GET_MODE (target) != word_mode)
+    cmp = lowpart_subreg (GET_MODE (target), cmp, word_mode);
+  riscv_emit_set (target, cmp);
 }
 
 /* Jump to LABEL if (CODE OP0 OP1) holds.  */

^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2023-11-22  5:11 UTC | newest]

Thread overview: (only message) (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2023-11-22  5:11 [gcc(refs/vendors/riscv/heads/gcc-13-with-riscv-opts)] RISC-V: Only use SUBREG if applicable in `riscv_expand_float_scc' Jeff Law

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).