From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from smtpbgbr2.qq.com (smtpbgbr2.qq.com [54.207.22.56]) by sourceware.org (Postfix) with ESMTPS id 380903858D1E for ; Tue, 14 Feb 2023 14:05:03 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 380903858D1E Authentication-Results: sourceware.org; dmarc=none (p=none dis=none) header.from=rivai.ai Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=rivai.ai X-QQ-mid: bizesmtp68t1676383498tup3l633 Received: from rios-cad5.localdomain ( [58.60.1.11]) by bizesmtp.qq.com (ESMTP) with id ; Tue, 14 Feb 2023 22:04:57 +0800 (CST) X-QQ-SSF: 01400000002000E0L000B00A0000000 X-QQ-FEAT: o+V1LJLjbvykJTeGoTExITSctGZhbCW2KzI+roincKJP541rbKVnqm90YQzH5 /HxOXZsVe0LU/KTV0A3UFvTcWlBrVyDhN0cJA2aV5s8aX2k9aY7r1KDCzYvRBcOVyb0Q6C4 ajHHtH0K0ewholRq0JY/CIn0nXkTSLYnbtniuqZfnZ0lWMiOF/3XiXZSj4IOlseKiMMdcmR EIpre0uNT2NrcUDEZhSIcxQHBGpmCUifyDQkSYhbYAU7SY+gbqzdO14H2WLcX52/n/rxb+X 5QBLHqQhVcmDktu/PCkf43yekPkH9XDHl3QUtTqStviq8HXy57wt3eZab+OlLaChScmY+XA jfo9NOWnHXsbb5y3iNtxmYJZk1H+5QNQeZFSJNTZD3/oVuwkLnPNaSJNgb/fM04oFUVZ40C X-QQ-GoodBg: 2 From: juzhe.zhong@rivai.ai To: gcc-patches@gcc.gnu.org Cc: kito.cheng@gmail.com, Ju-Zhe Zhong Subject: [PATCH] RISC-V: Add vmacc vx rv32 c api tests Date: Tue, 14 Feb 2023 22:04:56 +0800 Message-Id: <20230214140456.148783-1-juzhe.zhong@rivai.ai> X-Mailer: git-send-email 2.36.3 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-QQ-SENDSIZE: 520 Feedback-ID: bizesmtp:rivai.ai:qybglogicsvr:qybglogicsvr7 X-Spam-Status: No, score=-12.9 required=5.0 tests=BAYES_00,GIT_PATCH_0,KAM_DMARC_STATUS,KAM_SHORT,RCVD_IN_DNSWL_NONE,RCVD_IN_MSPIKE_H2,SPF_HELO_PASS,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: From: Ju-Zhe Zhong gcc/testsuite/ChangeLog: * gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-3.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-3.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_rv32-3.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-3.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-3.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-1.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-2.c: New test. * gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-3.c: New test. --- .../riscv/rvv/base/vmacc_vx_m_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_m_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_m_rv32-3.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_mu_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_mu_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_mu_rv32-3.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_rv32-3.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tu_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tu_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tu_rv32-3.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tum_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tum_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tum_rv32-3.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tumu_rv32-1.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tumu_rv32-2.c | 289 ++++++++++++++++++ .../riscv/rvv/base/vmacc_vx_tumu_rv32-3.c | 289 ++++++++++++++++++ 18 files changed, 5202 insertions(+) create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-3.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-1.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-2.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-3.c diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-1.c new file mode 100644 index 00000000000..ff36e0b29dd --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_m(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_m(mask,vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_m(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_m(mask,vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_m(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_m(mask,vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_m(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_m(mask,vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_m(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_m(mask,vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_m(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_m(mask,vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_m(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_m(mask,vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_m(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_m(mask,vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_m(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_m(mask,vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_m(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_m(mask,vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_m(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_m(mask,vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_m(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_m(mask,vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_m(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_m(mask,vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_m(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_m(mask,vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_m(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_m(mask,vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_m(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_m(mask,vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_m(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_m(mask,vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_m(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_m(mask,vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_m(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_m(mask,vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_m(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_m(mask,vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_m(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_m(mask,vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_m(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_m(mask,vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_m(mask,vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_m(mask,vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_m(mask,vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_m(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_m(mask,vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_m(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_m(mask,vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_m(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_m(mask,vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_m(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_m(mask,vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_m(mask,vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_m(mask,vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_m(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_m(mask,vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_m(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_m(mask,vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_m(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_m(mask,vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_m(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_m(mask,vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_m(mask,vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_m(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_m(mask,vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_m(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_m(mask,vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_m(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_m(mask,vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_m(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_m(mask,vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_m(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_m(mask,vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_m(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_m(mask,vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_m(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_m(mask,vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_m(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_m(mask,vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-2.c new file mode 100644 index 00000000000..453e1bf6718 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_m(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_m(mask,vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_m(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_m(mask,vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_m(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_m(mask,vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_m(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_m(mask,vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_m(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_m(mask,vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_m(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_m(mask,vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_m(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_m(mask,vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_m(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_m(mask,vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_m(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_m(mask,vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_m(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_m(mask,vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_m(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_m(mask,vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_m(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_m(mask,vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_m(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_m(mask,vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_m(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_m(mask,vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_m(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_m(mask,vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_m(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_m(mask,vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_m(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_m(mask,vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_m(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_m(mask,vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_m(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_m(mask,vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_m(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_m(mask,vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_m(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_m(mask,vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_m(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_m(mask,vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_m(mask,vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_m(mask,vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_m(mask,vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_m(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_m(mask,vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_m(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_m(mask,vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_m(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_m(mask,vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_m(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_m(mask,vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_m(mask,vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_m(mask,vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_m(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_m(mask,vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_m(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_m(mask,vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_m(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_m(mask,vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_m(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_m(mask,vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_m(mask,vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_m(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_m(mask,vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_m(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_m(mask,vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_m(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_m(mask,vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_m(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_m(mask,vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_m(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_m(mask,vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_m(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_m(mask,vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_m(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_m(mask,vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_m(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_m(mask,vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-3.c new file mode 100644 index 00000000000..de428d9540f --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_m_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_m(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_m(mask,vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_m(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_m(mask,vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_m(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_m(mask,vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_m(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_m(mask,vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_m(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_m(mask,vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_m(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_m(mask,vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_m(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_m(mask,vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_m(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_m(mask,vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_m(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_m(mask,vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_m(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_m(mask,vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_m(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_m(mask,vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_m(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_m(mask,vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_m(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_m(mask,vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_m(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_m(mask,vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_m(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_m(mask,vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_m(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_m(mask,vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_m(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_m(mask,vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_m(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_m(mask,vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_m(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_m(mask,vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_m(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_m(mask,vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_m(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_m(mask,vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_m(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_m(mask,vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_m(mask,vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_m(mask,vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_m(mask,vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_m(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_m(mask,vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_m(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_m(mask,vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_m(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_m(mask,vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_m(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_m(mask,vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_m(mask,vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_m(mask,vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_m(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_m(mask,vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_m(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_m(mask,vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_m(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_m(mask,vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_m(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_m(mask,vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_m(mask,vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_m(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_m(mask,vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_m(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_m(mask,vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_m(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_m(mask,vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_m(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_m(mask,vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_m(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_m(mask,vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_m(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_m(mask,vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_m(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_m(mask,vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_m(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_m(mask,vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-1.c new file mode 100644 index 00000000000..b8a6175eb6f --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_mu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_mu(mask,vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_mu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_mu(mask,vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_mu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_mu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_mu(mask,vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_mu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_mu(mask,vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_mu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_mu(mask,vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_mu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_mu(mask,vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_mu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_mu(mask,vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_mu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_mu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_mu(mask,vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_mu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_mu(mask,vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_mu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_mu(mask,vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_mu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_mu(mask,vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_mu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_mu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_mu(mask,vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_mu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_mu(mask,vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_mu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_mu(mask,vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_mu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_mu(mask,vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_mu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_mu(mask,vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_mu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_mu(mask,vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_mu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_mu(mask,vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_mu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_mu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_mu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_mu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_mu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_mu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_mu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_mu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_mu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_mu(mask,vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_mu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_mu(mask,vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_mu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_mu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_mu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_mu(mask,vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_mu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_mu(mask,vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_mu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_mu(mask,vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_mu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_mu(mask,vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_mu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_mu(mask,vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-2.c new file mode 100644 index 00000000000..db34888b30b --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_mu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_mu(mask,vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_mu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_mu(mask,vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_mu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_mu(mask,vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_mu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_mu(mask,vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_mu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_mu(mask,vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_mu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_mu(mask,vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_mu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_mu(mask,vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_mu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_mu(mask,vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_mu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_mu(mask,vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_mu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_mu(mask,vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_mu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_mu(mask,vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_mu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_mu(mask,vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_mu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_mu(mask,vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_mu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_mu(mask,vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_mu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_mu(mask,vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_mu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_mu(mask,vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_mu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_mu(mask,vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_mu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_mu(mask,vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_mu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_mu(mask,vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_mu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_mu(mask,vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_mu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_mu(mask,vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_mu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_mu(mask,vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_mu(mask,vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_mu(mask,vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_mu(mask,vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_mu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_mu(mask,vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_mu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_mu(mask,vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_mu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_mu(mask,vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_mu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_mu(mask,vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_mu(mask,vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_mu(mask,vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_mu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_mu(mask,vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_mu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_mu(mask,vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_mu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_mu(mask,vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_mu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_mu(mask,vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_mu(mask,vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_mu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_mu(mask,vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_mu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_mu(mask,vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_mu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_mu(mask,vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_mu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_mu(mask,vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_mu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_mu(mask,vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_mu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_mu(mask,vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_mu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_mu(mask,vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_mu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_mu(mask,vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-3.c new file mode 100644 index 00000000000..6545c7ed5de --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_mu_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_mu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_mu(mask,vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_mu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_mu(mask,vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_mu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_mu(mask,vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_mu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_mu(mask,vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_mu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_mu(mask,vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_mu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_mu(mask,vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_mu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_mu(mask,vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_mu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_mu(mask,vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_mu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_mu(mask,vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_mu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_mu(mask,vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_mu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_mu(mask,vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_mu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_mu(mask,vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_mu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_mu(mask,vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_mu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_mu(mask,vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_mu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_mu(mask,vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_mu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_mu(mask,vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_mu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_mu(mask,vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_mu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_mu(mask,vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_mu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_mu(mask,vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_mu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_mu(mask,vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_mu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_mu(mask,vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_mu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_mu(mask,vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_mu(mask,vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_mu(mask,vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_mu(mask,vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_mu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_mu(mask,vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_mu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_mu(mask,vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_mu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_mu(mask,vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_mu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_mu(mask,vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_mu(mask,vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_mu(mask,vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_mu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_mu(mask,vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_mu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_mu(mask,vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_mu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_mu(mask,vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_mu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_mu(mask,vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_mu(mask,vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_mu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_mu(mask,vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_mu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_mu(mask,vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_mu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_mu(mask,vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_mu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_mu(mask,vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_mu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_mu(mask,vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_mu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_mu(mask,vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_mu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_mu(mask,vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_mu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_mu(mask,vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-1.c new file mode 100644 index 00000000000..2a5cbc24ba2 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8(vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4(vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2(vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1(vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2(vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4(vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8(vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4(vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2(vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1(vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2(vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4(vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8(vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2(vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1(vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2(vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4(vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8(vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1(vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2(vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4(vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8(vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8(vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4(vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2(vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1(vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2(vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4(vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8(vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4(vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2(vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1(vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2(vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4(vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8(vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2(vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1(vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2(vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4(vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8(vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1(vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2(vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4(vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8(vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-2.c new file mode 100644 index 00000000000..85dcc9df70e --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8(vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4(vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2(vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1(vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2(vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4(vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8(vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4(vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2(vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1(vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2(vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4(vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8(vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2(vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1(vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2(vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4(vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8(vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1(vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2(vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4(vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8(vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8(vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4(vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2(vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1(vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2(vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4(vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8(vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4(vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2(vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1(vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2(vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4(vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8(vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2(vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1(vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2(vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4(vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8(vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1(vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2(vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4(vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8(vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-3.c new file mode 100644 index 00000000000..864009993ed --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8(vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4(vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2(vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1(vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2(vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4(vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8(vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4(vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2(vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1(vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2(vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4(vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8(vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2(vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1(vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2(vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4(vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8(vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1(vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2(vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4(vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8(vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8(vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4(vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2(vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1(vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2(vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4(vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8(vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4(vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2(vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1(vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2(vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4(vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8(vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2(vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1(vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2(vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4(vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8(vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1(vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2(vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4(vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8(vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-1.c new file mode 100644 index 00000000000..6f0ea554aeb --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tu(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tu(vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tu(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tu(vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tu(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tu(vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tu(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tu(vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tu(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tu(vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tu(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tu(vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tu(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tu(vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tu(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tu(vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tu(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tu(vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tu(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tu(vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tu(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tu(vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tu(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tu(vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tu(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tu(vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tu(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tu(vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tu(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tu(vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tu(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tu(vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tu(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tu(vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tu(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tu(vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tu(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tu(vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tu(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tu(vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tu(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tu(vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tu(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tu(vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tu(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tu(vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tu(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tu(vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tu(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tu(vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tu(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tu(vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tu(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tu(vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tu(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tu(vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tu(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tu(vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tu(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tu(vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tu(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tu(vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tu(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tu(vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tu(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tu(vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tu(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tu(vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tu(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tu(vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tu(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tu(vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tu(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tu(vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tu(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tu(vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tu(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tu(vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tu(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tu(vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tu(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tu(vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tu(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tu(vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tu(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tu(vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tu(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tu(vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-2.c new file mode 100644 index 00000000000..0653d1bfaf0 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tu(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tu(vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tu(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tu(vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tu(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tu(vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tu(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tu(vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tu(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tu(vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tu(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tu(vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tu(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tu(vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tu(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tu(vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tu(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tu(vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tu(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tu(vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tu(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tu(vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tu(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tu(vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tu(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tu(vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tu(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tu(vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tu(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tu(vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tu(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tu(vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tu(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tu(vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tu(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tu(vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tu(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tu(vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tu(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tu(vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tu(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tu(vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tu(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tu(vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tu(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tu(vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tu(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tu(vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tu(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tu(vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tu(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tu(vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tu(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tu(vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tu(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tu(vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tu(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tu(vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tu(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tu(vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tu(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tu(vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tu(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tu(vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tu(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tu(vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tu(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tu(vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tu(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tu(vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tu(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tu(vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tu(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tu(vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tu(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tu(vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tu(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tu(vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tu(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tu(vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tu(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tu(vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tu(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tu(vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tu(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tu(vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tu(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tu(vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-3.c new file mode 100644 index 00000000000..ebf06aea4b9 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tu_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tu(vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tu(vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tu(vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tu(vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tu(vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tu(vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tu(vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tu(vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tu(vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tu(vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tu(vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tu(vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tu(vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tu(vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tu(vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tu(vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tu(vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tu(vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tu(vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tu(vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tu(vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tu(vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tu(vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tu(vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tu(vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tu(vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tu(vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tu(vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tu(vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tu(vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tu(vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tu(vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tu(vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tu(vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tu(vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tu(vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tu(vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tu(vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tu(vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tu(vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tu(vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tu(vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tu(vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tu(vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tu(vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tu(vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tu(vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tu(vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tu(vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tu(vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tu(vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tu(vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tu(vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tu(vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tu(vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tu(vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tu(vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tu(vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tu(vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tu(vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tu(vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tu(vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tu(vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tu(vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tu(vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tu(vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tu(vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tu(vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tu(vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tu(vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tu(vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tu(vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tu(vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tu(vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tu(vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tu(vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tu(vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tu(vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tu(vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tu(vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tu(vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tu(vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tu(vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tu(vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tu(vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tu(vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tu(vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tu(vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-1.c new file mode 100644 index 00000000000..7570ae61229 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tum(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tum(mask,vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tum(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tum(mask,vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tum(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tum(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tum(mask,vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tum(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tum(mask,vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tum(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tum(mask,vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tum(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tum(mask,vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tum(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tum(mask,vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tum(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tum(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tum(mask,vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tum(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tum(mask,vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tum(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tum(mask,vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tum(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tum(mask,vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tum(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tum(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tum(mask,vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tum(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tum(mask,vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tum(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tum(mask,vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tum(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tum(mask,vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tum(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tum(mask,vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tum(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tum(mask,vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tum(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tum(mask,vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tum(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tum(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tum(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tum(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tum(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tum(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tum(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tum(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tum(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tum(mask,vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tum(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tum(mask,vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tum(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tum(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tum(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tum(mask,vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tum(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tum(mask,vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tum(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tum(mask,vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tum(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tum(mask,vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tum(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tum(mask,vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-2.c new file mode 100644 index 00000000000..7223f06eb2f --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tum(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tum(mask,vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tum(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tum(mask,vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tum(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tum(mask,vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tum(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tum(mask,vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tum(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tum(mask,vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tum(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tum(mask,vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tum(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tum(mask,vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tum(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tum(mask,vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tum(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tum(mask,vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tum(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tum(mask,vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tum(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tum(mask,vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tum(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tum(mask,vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tum(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tum(mask,vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tum(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tum(mask,vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tum(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tum(mask,vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tum(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tum(mask,vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tum(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tum(mask,vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tum(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tum(mask,vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tum(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tum(mask,vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tum(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tum(mask,vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tum(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tum(mask,vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tum(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tum(mask,vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tum(mask,vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tum(mask,vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tum(mask,vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tum(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tum(mask,vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tum(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tum(mask,vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tum(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tum(mask,vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tum(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tum(mask,vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tum(mask,vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tum(mask,vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tum(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tum(mask,vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tum(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tum(mask,vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tum(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tum(mask,vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tum(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tum(mask,vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tum(mask,vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tum(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tum(mask,vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tum(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tum(mask,vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tum(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tum(mask,vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tum(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tum(mask,vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tum(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tum(mask,vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tum(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tum(mask,vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tum(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tum(mask,vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tum(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tum(mask,vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-3.c new file mode 100644 index 00000000000..abbb827cff9 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tum_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tum(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tum(mask,vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tum(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tum(mask,vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tum(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tum(mask,vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tum(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tum(mask,vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tum(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tum(mask,vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tum(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tum(mask,vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tum(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tum(mask,vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tum(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tum(mask,vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tum(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tum(mask,vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tum(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tum(mask,vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tum(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tum(mask,vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tum(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tum(mask,vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tum(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tum(mask,vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tum(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tum(mask,vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tum(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tum(mask,vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tum(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tum(mask,vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tum(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tum(mask,vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tum(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tum(mask,vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tum(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tum(mask,vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tum(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tum(mask,vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tum(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tum(mask,vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tum(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tum(mask,vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tum(mask,vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tum(mask,vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tum(mask,vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tum(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tum(mask,vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tum(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tum(mask,vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tum(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tum(mask,vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tum(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tum(mask,vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tum(mask,vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tum(mask,vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tum(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tum(mask,vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tum(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tum(mask,vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tum(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tum(mask,vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tum(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tum(mask,vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tum(mask,vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tum(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tum(mask,vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tum(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tum(mask,vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tum(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tum(mask,vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tum(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tum(mask,vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tum(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tum(mask,vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tum(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tum(mask,vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tum(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tum(mask,vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tum(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tum(mask,vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-1.c new file mode 100644 index 00000000000..425ac9b2399 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-1.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tumu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tumu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tumu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tumu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tumu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tumu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tumu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tumu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tumu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tumu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tumu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tumu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tumu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tumu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tumu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tumu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tumu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tumu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tumu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tumu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tumu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tumu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tumu(mask,vd,rs1,vs2,vl); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tumu(mask,vd,rs1,vs2,vl); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-2.c new file mode 100644 index 00000000000..bda27b816b0 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-2.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tumu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tumu(mask,vd,rs1,vs2,31); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tumu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tumu(mask,vd,rs1,vs2,31); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tumu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tumu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tumu(mask,vd,rs1,vs2,31); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tumu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tumu(mask,vd,rs1,vs2,31); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tumu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tumu(mask,vd,rs1,vs2,31); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tumu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tumu(mask,vd,rs1,vs2,31); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tumu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tumu(mask,vd,rs1,vs2,31); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tumu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tumu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tumu(mask,vd,rs1,vs2,31); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tumu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tumu(mask,vd,rs1,vs2,31); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tumu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tumu(mask,vd,rs1,vs2,31); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tumu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tumu(mask,vd,rs1,vs2,31); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tumu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tumu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tumu(mask,vd,rs1,vs2,31); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tumu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tumu(mask,vd,rs1,vs2,31); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tumu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tumu(mask,vd,rs1,vs2,31); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tumu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tumu(mask,vd,rs1,vs2,31); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tumu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tumu(mask,vd,rs1,vs2,31); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tumu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tumu(mask,vd,rs1,vs2,31); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tumu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tumu(mask,vd,rs1,vs2,31); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tumu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tumu(mask,vd,rs1,vs2,31); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tumu(mask,vd,rs1,vs2,31); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tumu(mask,vd,rs1,vs2,31); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tumu(mask,vd,rs1,vs2,31); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tumu(mask,vd,rs1,vs2,31); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tumu(mask,vd,rs1,vs2,31); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tumu(mask,vd,rs1,vs2,31); +} + + + +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-3.c new file mode 100644 index 00000000000..d3589a4a2fc --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vmacc_vx_tumu_rv32-3.c @@ -0,0 +1,289 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ + +#include "riscv_vector.h" + +vint8mf8_t test___riscv_vmacc_vx_i8mf8_tumu(vbool64_t mask,vint8mf8_t vd,int8_t rs1,vint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf8_tumu(mask,vd,rs1,vs2,32); +} + + +vint8mf4_t test___riscv_vmacc_vx_i8mf4_tumu(vbool32_t mask,vint8mf4_t vd,int8_t rs1,vint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf4_tumu(mask,vd,rs1,vs2,32); +} + + +vint8mf2_t test___riscv_vmacc_vx_i8mf2_tumu(vbool16_t mask,vint8mf2_t vd,int8_t rs1,vint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vint8m1_t test___riscv_vmacc_vx_i8m1_tumu(vbool8_t mask,vint8m1_t vd,int8_t rs1,vint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m1_tumu(mask,vd,rs1,vs2,32); +} + + +vint8m2_t test___riscv_vmacc_vx_i8m2_tumu(vbool4_t mask,vint8m2_t vd,int8_t rs1,vint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m2_tumu(mask,vd,rs1,vs2,32); +} + + +vint8m4_t test___riscv_vmacc_vx_i8m4_tumu(vbool2_t mask,vint8m4_t vd,int8_t rs1,vint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m4_tumu(mask,vd,rs1,vs2,32); +} + + +vint8m8_t test___riscv_vmacc_vx_i8m8_tumu(vbool1_t mask,vint8m8_t vd,int8_t rs1,vint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i8m8_tumu(mask,vd,rs1,vs2,32); +} + + +vint16mf4_t test___riscv_vmacc_vx_i16mf4_tumu(vbool64_t mask,vint16mf4_t vd,int16_t rs1,vint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf4_tumu(mask,vd,rs1,vs2,32); +} + + +vint16mf2_t test___riscv_vmacc_vx_i16mf2_tumu(vbool32_t mask,vint16mf2_t vd,int16_t rs1,vint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vint16m1_t test___riscv_vmacc_vx_i16m1_tumu(vbool16_t mask,vint16m1_t vd,int16_t rs1,vint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m1_tumu(mask,vd,rs1,vs2,32); +} + + +vint16m2_t test___riscv_vmacc_vx_i16m2_tumu(vbool8_t mask,vint16m2_t vd,int16_t rs1,vint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m2_tumu(mask,vd,rs1,vs2,32); +} + + +vint16m4_t test___riscv_vmacc_vx_i16m4_tumu(vbool4_t mask,vint16m4_t vd,int16_t rs1,vint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m4_tumu(mask,vd,rs1,vs2,32); +} + + +vint16m8_t test___riscv_vmacc_vx_i16m8_tumu(vbool2_t mask,vint16m8_t vd,int16_t rs1,vint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i16m8_tumu(mask,vd,rs1,vs2,32); +} + + +vint32mf2_t test___riscv_vmacc_vx_i32mf2_tumu(vbool64_t mask,vint32mf2_t vd,int32_t rs1,vint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vint32m1_t test___riscv_vmacc_vx_i32m1_tumu(vbool32_t mask,vint32m1_t vd,int32_t rs1,vint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m1_tumu(mask,vd,rs1,vs2,32); +} + + +vint32m2_t test___riscv_vmacc_vx_i32m2_tumu(vbool16_t mask,vint32m2_t vd,int32_t rs1,vint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m2_tumu(mask,vd,rs1,vs2,32); +} + + +vint32m4_t test___riscv_vmacc_vx_i32m4_tumu(vbool8_t mask,vint32m4_t vd,int32_t rs1,vint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m4_tumu(mask,vd,rs1,vs2,32); +} + + +vint32m8_t test___riscv_vmacc_vx_i32m8_tumu(vbool4_t mask,vint32m8_t vd,int32_t rs1,vint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i32m8_tumu(mask,vd,rs1,vs2,32); +} + + +vint64m1_t test___riscv_vmacc_vx_i64m1_tumu(vbool64_t mask,vint64m1_t vd,int64_t rs1,vint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m1_tumu(mask,vd,rs1,vs2,32); +} + + +vint64m2_t test___riscv_vmacc_vx_i64m2_tumu(vbool32_t mask,vint64m2_t vd,int64_t rs1,vint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m2_tumu(mask,vd,rs1,vs2,32); +} + + +vint64m4_t test___riscv_vmacc_vx_i64m4_tumu(vbool16_t mask,vint64m4_t vd,int64_t rs1,vint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m4_tumu(mask,vd,rs1,vs2,32); +} + + +vint64m8_t test___riscv_vmacc_vx_i64m8_tumu(vbool8_t mask,vint64m8_t vd,int64_t rs1,vint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_i64m8_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8mf8_t test___riscv_vmacc_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t vd,uint8_t rs1,vuint8mf8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf8_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8mf4_t test___riscv_vmacc_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t vd,uint8_t rs1,vuint8mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8mf2_t test___riscv_vmacc_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t vd,uint8_t rs1,vuint8mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8m1_t test___riscv_vmacc_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t vd,uint8_t rs1,vuint8m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m1_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8m2_t test___riscv_vmacc_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t vd,uint8_t rs1,vuint8m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8m4_t test___riscv_vmacc_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t vd,uint8_t rs1,vuint8m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint8m8_t test___riscv_vmacc_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t vd,uint8_t rs1,vuint8m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u8m8_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16mf4_t test___riscv_vmacc_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t vd,uint16_t rs1,vuint16mf4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16mf2_t test___riscv_vmacc_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t vd,uint16_t rs1,vuint16mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16m1_t test___riscv_vmacc_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t vd,uint16_t rs1,vuint16m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m1_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16m2_t test___riscv_vmacc_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t vd,uint16_t rs1,vuint16m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16m4_t test___riscv_vmacc_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t vd,uint16_t rs1,vuint16m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint16m8_t test___riscv_vmacc_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t vd,uint16_t rs1,vuint16m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u16m8_tumu(mask,vd,rs1,vs2,32); +} + + +vuint32mf2_t test___riscv_vmacc_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t vd,uint32_t rs1,vuint32mf2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32mf2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint32m1_t test___riscv_vmacc_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t vd,uint32_t rs1,vuint32m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m1_tumu(mask,vd,rs1,vs2,32); +} + + +vuint32m2_t test___riscv_vmacc_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t vd,uint32_t rs1,vuint32m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint32m4_t test___riscv_vmacc_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t vd,uint32_t rs1,vuint32m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint32m8_t test___riscv_vmacc_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t vd,uint32_t rs1,vuint32m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u32m8_tumu(mask,vd,rs1,vs2,32); +} + + +vuint64m1_t test___riscv_vmacc_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t vd,uint64_t rs1,vuint64m1_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m1_tumu(mask,vd,rs1,vs2,32); +} + + +vuint64m2_t test___riscv_vmacc_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t vd,uint64_t rs1,vuint64m2_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m2_tumu(mask,vd,rs1,vs2,32); +} + + +vuint64m4_t test___riscv_vmacc_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t vd,uint64_t rs1,vuint64m4_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m4_tumu(mask,vd,rs1,vs2,32); +} + + +vuint64m8_t test___riscv_vmacc_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t vd,uint64_t rs1,vuint64m8_t vs2,size_t vl) +{ + return __riscv_vmacc_vx_u64m8_tumu(mask,vd,rs1,vs2,32); +} + + + +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vma[c-d][c-d]\.vx\s+v[0-9]+,\s*[a-x0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ +/* { dg-final { scan-assembler-times {vma[c-d][c-d]\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 8 } } */ -- 2.36.3