From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-yw1-x1131.google.com (mail-yw1-x1131.google.com [IPv6:2607:f8b0:4864:20::1131]) by sourceware.org (Postfix) with ESMTPS id 3460B3858C2C for ; Mon, 17 Apr 2023 18:37:03 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 3460B3858C2C Authentication-Results: sourceware.org; dmarc=none (p=none dis=none) header.from=rivosinc.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=rivosinc.com Received: by mail-yw1-x1131.google.com with SMTP id 00721157ae682-54c0c86a436so547439927b3.6 for ; Mon, 17 Apr 2023 11:37:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20221208.gappssmtp.com; s=20221208; t=1681756622; x=1684348622; h=content-transfer-encoding:mime-version:message-id:date:subject:to :from:from:to:cc:subject:date:message-id:reply-to; bh=m32/sr8e1Ip+0JJ+V5n686aE5xNkWtGj8p8ZkOQSEpo=; b=MsO0/GqhGdTausmxKfTsvnr4Ba5NJvZ+Auup3HiYfqPD1ppYc161VcY//Q0dRUJfhj Vo2YA+C8Q8IRTXxh4ygUCa1nlwqOEATBJm9ii2XnJ2UeBhpv61wZPyBzWcMjeqVPM5eG reQrjzMr8jdbMXsz6r9HTLXKNjyMGSA6tyXDOQgS9anA0fjq3RPw7tjEqgkmgKe+wR+Y 0uDoLrlaxfA/yfk1o3YyySA/7UijC4eDgeFs/ebh+dC3UO+EGz6yRNiSyQF4LNu/LSrK tqS02mmIsg7piUImAdskzPVyoJLZgKN2IK1bqFlXpydgHpUn8S9mETNAkxCfBMRNxvbw 21KQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1681756622; x=1684348622; h=content-transfer-encoding:mime-version:message-id:date:subject:to :from:x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=m32/sr8e1Ip+0JJ+V5n686aE5xNkWtGj8p8ZkOQSEpo=; b=i4QcXhsvTEeGlJ/iCpwu5uuvqafcfjuanbR0sV5ZSeg1aJiehlteTAgOCTOoaRHUYZ xlzDJHHvfzUoubTgcMauvjC7gqq7k00KMy8bfmfuj8pLy0bMbVmjnUNzEUf5TOvqjFho kkdMJxHu1iwGEX1XMWkqbe3BPGSQE1Fjm2U9YtjKW7HtmUXwzeyxPj+JXzsadYf2lohq q1nDPw4xVHwk/2U8z2Tno/hAXPmdZ/GbY4W5GZOhAdV/ja+ufPg9g3EEQYDp691qgipP szCnhoJEePcgmSMWwiCXwkypfBshqkTOQ8p8t/cyEiW7l5JbQrP2hpZvdek0slB/TBqx coQQ== X-Gm-Message-State: AAQBX9d1aNuyQ8FYcqWnBVLSrzAKQK5WtqTMWwGUvrNNU2bGL9RWYLv7 ivOetZjgp/a78uIq74abtKJLHPeYdmtl0bfEvzgZWA== X-Google-Smtp-Source: AKy350YSsyUUbWmyYD7kc9Pcyn8EFPXpG+SzH/6lJ+GLDxd0llsg8zeVPU3F1FDbP5QvfRpUJak28g== X-Received: by 2002:a81:834d:0:b0:552:a0a4:db67 with SMTP id t74-20020a81834d000000b00552a0a4db67mr9602882ywf.26.1681756622303; Mon, 17 Apr 2023 11:37:02 -0700 (PDT) Received: from system76-pc.ba.rivosinc.com ([136.57.172.92]) by smtp.gmail.com with ESMTPSA id 66-20020a810645000000b0054f6f65f258sm3278559ywg.16.2023.04.17.11.37.01 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 17 Apr 2023 11:37:02 -0700 (PDT) From: Michael Collison To: gcc-patches@gcc.gnu.org Subject: [PATCH v4 00/10] RISC-V: Add autovec support Date: Mon, 17 Apr 2023 14:36:51 -0400 Message-Id: <20230417183701.2249183-1-collison@rivosinc.com> X-Mailer: git-send-email 2.34.1 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-Spam-Status: No, score=-3.8 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,KAM_SHORT,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: This series of patches adds foundational support for RISC-V auto-vectorization support. These patches are based on the current upstream rvv vector intrinsic support and is not a new implementation. Most of the implementation consists of adding the new vector cost model, the autovectorization patterns themselves and target hooks. This implementation only provides support for integer addition and subtraction as a proof of concept. This patch set should not be construed to be feature complete. Based on conversations with the community these patches are intended to lay the groundwork for feature completion and collaboration within the RISC-V community. These patches are largely based off the work of Juzhe Zhong (juzhe.zhong@rivai.ai) of RiVAI. More specifically the rvv-next branch at: https://github.com/riscv-collab/riscv-gcc.git is the foundation of this patch set. As discussed on this list, if these patches are approved they will be merged into a "auto-vectorization" branch once gcc-13 branches for release. There are two known issues related to crashes (assert failures) associated with tree vectorization; one of which I have sent a patch for and have received feedback. Changes in v4: - Added support for binary integer operations and test cases - Fixed bug to support 8-bit integer vectorization - Fixed several assert errors related to non-multiple of two vector modes Changes in v3: - Removed the cost model and cost hooks based on feedback from Richard Biener - Used RVV_VUNDEF macro to fix failing patterns Changes in v2 - Updated ChangeLog entry to include RiVAI contributions - Fixed ChangeLog email formatting - Fixed gnu formatting issues in the code Kevin Lee (2): This patch adds a guard for VNx1 vectors that are present in ports like riscv. This patch supports 8 bit auto-vectorization in riscv. Michael Collison (8): RISC-V: Add new predicates and function prototypes RISC-V: autovec: Export policy functions to global scope RISC-V:autovec: Add auto-vectorization support functions RISC-V:autovec: Add target vectorization hooks RISC-V:autovec: Add autovectorization patterns for binary integer operations RISC-V:autovec: Add autovectorization tests for add & sub vect: Verify that GET_MODE_NUNITS is a multiple of 2. RISC-V:autovec: Add autovectorization tests for binary integer gcc/config/riscv/predicates.md | 13 ++ gcc/config/riscv/riscv-opts.h | 40 ++++ gcc/config/riscv/riscv-protos.h | 14 ++ gcc/config/riscv/riscv-v.cc | 176 ++++++++++++++++++ gcc/config/riscv/riscv-vector-builtins.cc | 4 +- gcc/config/riscv/riscv-vector-builtins.h | 3 + gcc/config/riscv/riscv.cc | 157 ++++++++++++++++ gcc/config/riscv/riscv.md | 1 + gcc/config/riscv/riscv.opt | 20 ++ gcc/config/riscv/vector-auto.md | 79 ++++++++ gcc/config/riscv/vector-iterators.md | 2 + gcc/config/riscv/vector.md | 4 +- .../riscv/rvv/autovec/loop-add-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-add.c | 25 +++ .../riscv/rvv/autovec/loop-and-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-and.c | 25 +++ .../riscv/rvv/autovec/loop-div-rv32.c | 27 +++ .../gcc.target/riscv/rvv/autovec/loop-div.c | 27 +++ .../riscv/rvv/autovec/loop-max-rv32.c | 26 +++ .../gcc.target/riscv/rvv/autovec/loop-max.c | 26 +++ .../riscv/rvv/autovec/loop-min-rv32.c | 26 +++ .../gcc.target/riscv/rvv/autovec/loop-min.c | 26 +++ .../riscv/rvv/autovec/loop-mod-rv32.c | 27 +++ .../gcc.target/riscv/rvv/autovec/loop-mod.c | 27 +++ .../riscv/rvv/autovec/loop-mul-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-mul.c | 25 +++ .../riscv/rvv/autovec/loop-or-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-or.c | 25 +++ .../riscv/rvv/autovec/loop-sub-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-sub.c | 25 +++ .../riscv/rvv/autovec/loop-xor-rv32.c | 25 +++ .../gcc.target/riscv/rvv/autovec/loop-xor.c | 25 +++ gcc/testsuite/gcc.target/riscv/rvv/rvv.exp | 3 + gcc/tree-vect-data-refs.cc | 2 + gcc/tree-vect-slp.cc | 7 +- 35 files changed, 1031 insertions(+), 6 deletions(-) create mode 100644 gcc/config/riscv/vector-auto.md create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-add-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-add.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-and-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-and.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-div-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-div.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-max-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-max.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-min-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-min.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-mod-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-mod.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-mul-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-mul.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-or-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-or.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-sub-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-sub.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-xor-rv32.c create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/autovec/loop-xor.c -- 2.34.1