From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mx0b-001b2d01.pphosted.com (mx0b-001b2d01.pphosted.com [148.163.158.5]) by sourceware.org (Postfix) with ESMTPS id 551273858D28; Wed, 26 Apr 2023 02:59:15 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 551273858D28 Authentication-Results: sourceware.org; dmarc=none (p=none dis=none) header.from=linux.ibm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=linux.ibm.com Received: from pps.filterd (m0353723.ppops.net [127.0.0.1]) by mx0a-001b2d01.pphosted.com (8.17.1.19/8.17.1.19) with ESMTP id 33Q2vDW0012746; Wed, 26 Apr 2023 02:59:15 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ibm.com; h=from : to : cc : subject : references : date : in-reply-to : message-id : content-type : mime-version; s=pp1; bh=vXrj22alHF2kjVK3rrh8Fy3/iVpccamge6858wmAK8s=; b=DeLjlcmfUwvj+Mv9McORJkBp/oz8Q+CODlUWqj9dRolqpmC2MuXetS6lnV4H+LedQ9mr 3Mr3TCguE0OLbwSMW8+TyB2q8Laamm4aqyMJQyLFJwf/mLC3Y+uJWqJnKcYtKSBY6MeB mE52vXtLdT5TFPVxj4ILeA+JeAm1926XZqClaNDN6uSnAmpXF5H9lH7lGlC2aj6Mzqbw AUV1pIwClfChJEVJ7iz5IX3U7rubfMMVBztGm7HLO6/XTrK9SxC7gSBVBHBIK/Iwjgek imzRi7E5ZsGHfan/OdLAWY21Z+khCRHRbxdVCDR1tncy9a20FBaZWqJ2IvqNPmqxE7w8 NQ== Received: from pps.reinject (localhost [127.0.0.1]) by mx0a-001b2d01.pphosted.com (PPS) with ESMTPS id 3q6ue8gc4y-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 26 Apr 2023 02:59:14 +0000 Received: from m0353723.ppops.net (m0353723.ppops.net [127.0.0.1]) by pps.reinject (8.17.1.5/8.17.1.5) with ESMTP id 33Q2iqEJ003028; Wed, 26 Apr 2023 02:59:14 GMT Received: from ppma05wdc.us.ibm.com (1b.90.2fa9.ip4.static.sl-reverse.com [169.47.144.27]) by mx0a-001b2d01.pphosted.com (PPS) with ESMTPS id 3q6ue8gc4r-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 26 Apr 2023 02:59:14 +0000 Received: from pps.filterd (ppma05wdc.us.ibm.com [127.0.0.1]) by ppma05wdc.us.ibm.com (8.17.1.19/8.17.1.19) with ESMTP id 33Q2j4nY009944; Wed, 26 Apr 2023 02:59:13 GMT Received: from smtprelay07.wdc07v.mail.ibm.com ([9.208.129.116]) by ppma05wdc.us.ibm.com (PPS) with ESMTPS id 3q4778bb6y-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 26 Apr 2023 02:59:13 +0000 Received: from smtpav06.wdc07v.mail.ibm.com (smtpav06.wdc07v.mail.ibm.com [10.39.53.233]) by smtprelay07.wdc07v.mail.ibm.com (8.14.9/8.14.9/NCO v10.0) with ESMTP id 33Q2xCSa12911354 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-GCM-SHA384 bits=256 verify=OK); Wed, 26 Apr 2023 02:59:12 GMT Received: from smtpav06.wdc07v.mail.ibm.com (unknown [127.0.0.1]) by IMSVA (Postfix) with ESMTP id 572A25804E; Wed, 26 Apr 2023 02:59:12 +0000 (GMT) Received: from smtpav06.wdc07v.mail.ibm.com (unknown [127.0.0.1]) by IMSVA (Postfix) with ESMTP id 11E735803F; Wed, 26 Apr 2023 02:59:12 +0000 (GMT) Received: from ltcden2-lp1.aus.stglabs.ibm.com (unknown [9.3.90.43]) by smtpav06.wdc07v.mail.ibm.com (Postfix) with ESMTPS; Wed, 26 Apr 2023 02:59:11 +0000 (GMT) From: Jiufu Guo To: gcc-patches@gcc.gnu.org Cc: segher@kernel.crashing.org, dje.gcc@gmail.com, linkw@gcc.gnu.org Subject: ping: [PATCH V2] rs6000: Enhance lowpart/highpart DI->SF by mtvsrws/mtvsrd References: <20230213051843.2615021-1-guojiufu@linux.ibm.com> Date: Wed, 26 Apr 2023 10:59:09 +0800 In-Reply-To: <20230213051843.2615021-1-guojiufu@linux.ibm.com> (Jiufu Guo's message of "Mon, 13 Feb 2023 13:18:43 +0800") Message-ID: <7n5y9jmjr6.fsf@ltcden2-lp1.aus.stglabs.ibm.com> User-Agent: Gnus/5.13 (Gnus v5.13) Emacs/26.1 (gnu/linux) Content-Type: text/plain X-TM-AS-GCONF: 00 X-Proofpoint-ORIG-GUID: Om90ZM41hfYxI_0mLU_mQC2GXozjwe_6 X-Proofpoint-GUID: C0ECecIIKlfaK7ASUM6cuYJN_z5Q5iVs X-Proofpoint-UnRewURL: 0 URL was un-rewritten MIME-Version: 1.0 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.254,Aquarius:18.0.942,Hydra:6.0.573,FMLib:17.11.170.22 definitions=2023-04-25_11,2023-04-25_01,2023-02-09_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 lowpriorityscore=0 phishscore=0 mlxlogscore=999 impostorscore=0 mlxscore=0 bulkscore=0 spamscore=0 priorityscore=1501 suspectscore=0 clxscore=1015 adultscore=0 malwarescore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.12.0-2303200000 definitions=main-2304260021 X-Spam-Status: No, score=-11.5 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_EF,GIT_PATCH_0,KAM_SHORT,RCVD_IN_MSPIKE_H2,SPF_HELO_NONE,SPF_PASS,TXREP,T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: Hi I would like to ping this patch for stage1: https://gcc.gnu.org/pipermail/gcc-patches/2023-February/612168.html BR, Jeff (Jiufu) Jiufu Guo writes: > Hi, > > Compare with previous version: > https://gcc.gnu.org/pipermail/gcc-patches/2023-January/609654.html > This patch does not use UNSPEC for insn mtvsrws anymore. And to handle > the subreg better on BE and LE, predicate "lowpart_subreg_operator" > is introducted. To help combine pass to match the pattern on high32 > bit of DI, shiftrt is still used. > > As mentioned in PR108338, on p9, we could use mtvsrws to implement > the conversion from SI#0 to SF (or lowpart DI to SF). > > For examples: > *(long long*)buff = di; > float f = *(float*)(buff); > We generate "sldi 9,3,32 ; mtvsrd 1,9 ; xscvspdpn 1,1" instead of > "mtvsrws 1,3 ; xscvspdpn 1,1". > > This patch update this, and also enhance the bitcast from highpart > DI to SF. > > Bootstrap and regtests pass on ppc64{,le}. > Is this ok for trunk? > > BR, > Jeff (Jiufu) > > PR target/108338 > > gcc/ChangeLog: > > * config/rs6000/predicates.md (lowpart_subreg_operator): New > define_predicate. > * config/rs6000/rs6000.md (any_rshift): New code_iterator. > (movsf_from_si2): Rename to... > (movsf_from_si2_): ... this. > (si2sf_mtvsrws): New define_insn. > > gcc/testsuite/ChangeLog: > > * gcc.target/powerpc/pr108338.c: New test. > > --- > gcc/config/rs6000/predicates.md | 5 +++ > gcc/config/rs6000/rs6000.md | 35 ++++++++++++----- > gcc/testsuite/gcc.target/powerpc/pr108338.c | 42 +++++++++++++++++++++ > 3 files changed, 73 insertions(+), 9 deletions(-) > create mode 100644 gcc/testsuite/gcc.target/powerpc/pr108338.c > > diff --git a/gcc/config/rs6000/predicates.md b/gcc/config/rs6000/predicates.md > index 52c65534e51..e57c9d99c6b 100644 > --- a/gcc/config/rs6000/predicates.md > +++ b/gcc/config/rs6000/predicates.md > @@ -2064,3 +2064,8 @@ (define_predicate "macho_pic_address" > else > return false; > }) > + > +(define_predicate "lowpart_subreg_operator" > + (and (match_code "subreg") > + (match_test "subreg_lowpart_offset (mode, GET_MODE (SUBREG_REG (op))) > + == SUBREG_BYTE (op)"))) > diff --git a/gcc/config/rs6000/rs6000.md b/gcc/config/rs6000/rs6000.md > index 4a7812fa592..5b4a7f8d801 100644 > --- a/gcc/config/rs6000/rs6000.md > +++ b/gcc/config/rs6000/rs6000.md > @@ -7539,6 +7539,14 @@ (define_split > UNSPEC_MOVSI_GOT))] > "") > > +(define_insn "si2sf_mtvsrws" > + [(set (match_operand:SF 0 "gpc_reg_operand" "=wa") > + (subreg:SF (match_operand:SI 1 "gpc_reg_operand" "r") 0))] > + "TARGET_P9_VECTOR && TARGET_XSCVSPDPN" > + "mtvsrws %x0,%1\n\txscvspdpn %x0,%x0" > + [(set_attr "type" "mfvsr") > + (set_attr "length" "8")]) > + > ;; MR LA > ;; LWZ LFIWZX LXSIWZX > ;; STW STFIWX STXSIWX > @@ -8203,10 +8211,18 @@ (define_insn_and_split "movsf_from_si" > rtx op2 = operands[2]; > rtx op1_di = gen_rtx_REG (DImode, REGNO (op1)); > > - /* Move SF value to upper 32-bits for xscvspdpn. */ > - emit_insn (gen_ashldi3 (op2, op1_di, GEN_INT (32))); > - emit_insn (gen_p8_mtvsrd_sf (op0, op2)); > - emit_insn (gen_vsx_xscvspdpn_directmove (op0, op0)); > + if (TARGET_P9_VECTOR) > + { > + emit_insn (gen_si2sf_mtvsrws (op0, gen_lowpart (SImode, op1_di))); > + } > + else > + { > + /* Move SF value to upper 32-bits for xscvspdpn. */ > + emit_insn (gen_ashldi3 (op2, op1_di, GEN_INT (32))); > + emit_insn (gen_p8_mtvsrd_sf (op0, op2)); > + emit_insn (gen_vsx_xscvspdpn_directmove (op0, op0)); > + } > + > DONE; > } > [(set_attr "length" > @@ -8219,18 +8235,19 @@ (define_insn_and_split "movsf_from_si" > "*, *, p9v, p8v, *, *, > p8v, p8v, p8v, *")]) > > +(define_code_iterator any_rshift [ashiftrt lshiftrt]) > + > ;; For extracting high part element from DImode register like: > ;; {%1:SF=unspec[r122:DI>>0x20#0] 86;clobber scratch;} > ;; split it before reload with "and mask" to avoid generating shift right > ;; 32 bit then shift left 32 bit. > -(define_insn_and_split "movsf_from_si2" > +(define_insn_and_split "movsf_from_si2_" > [(set (match_operand:SF 0 "gpc_reg_operand" "=wa") > (unspec:SF > - [(subreg:SI > - (ashiftrt:DI > + [(match_operator:SI 3 "lowpart_subreg_operator" > + [(any_rshift:DI > (match_operand:DI 1 "input_operand" "r") > - (const_int 32)) > - 0)] > + (const_int 32))])] > UNSPEC_SF_FROM_SI)) > (clobber (match_scratch:DI 2 "=r"))] > "TARGET_NO_SF_SUBREG" > diff --git a/gcc/testsuite/gcc.target/powerpc/pr108338.c b/gcc/testsuite/gcc.target/powerpc/pr108338.c > new file mode 100644 > index 00000000000..2438dc13f41 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/powerpc/pr108338.c > @@ -0,0 +1,42 @@ > +// { dg-do run } > +// { dg-options "-O2 -save-temps" } > + > +float __attribute__ ((noipa)) sf_from_di_off0 (long long l) > +{ > + char buff[16]; > + *(long long*)buff = l; > + float f = *(float*)(buff); > + return f; > +} > + > +float __attribute__ ((noipa)) sf_from_di_off4 (long long l) > +{ > + char buff[16]; > + *(long long*)buff = l; > + float f = *(float*)(buff + 4); > + return f; > +} > + > +/* Under lp64, 'l' is in one DI reg, then check sub DI to SF. */ > +/* { dg-final { scan-assembler-times {\mrldicr\M} 1 { target { lp64 && has_arch_pwr8 } } } } */ > +/* { dg-final { scan-assembler-times {\mxscvspdpn\M} 2 { target { lp64 && has_arch_pwr8 } } } } */ > + > +/* { dg-final { scan-assembler-times {\mmtvsrd\M} 2 { target { lp64 && { has_arch_pwr8 && { ! has_arch_pwr9 } } } } } } */ > +/* { dg-final { scan-assembler-times {\mmtvsrd\M} 1 { target { lp64 && has_arch_pwr9 } } } } */ > +/* { dg-final { scan-assembler-times {\mmtvsrws\M} 1 { target { lp64 && has_arch_pwr9 } } } } */ > + > +union di_sf_sf > +{ > + struct {float f1; float f2;}; > + long long l; > +}; > + > +int main() > +{ > + union di_sf_sf v; > + v.f1 = 1.0f; > + v.f2 = 2.0f; > + if (sf_from_di_off0 (v.l) != 1.0f || sf_from_di_off4 (v.l) != 2.0f ) > + __builtin_abort (); > + return 0; > +}