From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-vs1-xe2d.google.com (mail-vs1-xe2d.google.com [IPv6:2607:f8b0:4864:20::e2d]) by sourceware.org (Postfix) with ESMTPS id 53F6A3839DF4 for ; Tue, 31 Jan 2023 16:48:38 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 53F6A3839DF4 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-vs1-xe2d.google.com with SMTP id e9so8869349vsj.3 for ; Tue, 31 Jan 2023 08:48:38 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=ea4agM/Dj8N/ta2BRBrAmtmPdT8Pf7OLtu586U6syPc=; b=JZFTZ1IQdp6Ni6HKflnBjnou421Sf/z4u+RJMwX2N7G8d4FFZCtdVmCidC/F5Beu0I KkEWmpff6IXkTaM2fSno9yU2LdmVM2PvF0WgyYQUGUSvkG1+PKOlRK5nL0pThYsjzih6 7Rx8+lgdUyt9Y8gmmOyc/IbWurHCKCf2ltMj6KlkRvQTqlKQYGmV4e9dj93LSmzYtsGR J+azKKiy/roqaFeolaLqskJ4Zo4vdnZUONOdBPu98blAO5o9JVd1Ew9/dg6rayoJEBRb wfDnoPBfKY+OWM6Ixvc+uNitSE9BRSy+u3Yhjm+sIE6laKQyjnAXATYOIpViVStI2HhW i6Ig== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=ea4agM/Dj8N/ta2BRBrAmtmPdT8Pf7OLtu586U6syPc=; b=N4yfb08ulbmd9uSuE7GNJhsNNSEY55PVptXgZXylQL0H7zb4vqTCb/JiPMLcf4rMPS QWErB/9LjVshRu8FDsBF8gqezQKW3AYlx+b5T0cZlKgwX6whff4CZsap+Uhwek5avr2o vUdNWkKi3CAtfiXKoLoGWu5E5z12A7++uvcEiMbgXdXGBlySQamHx8iSorsGN6Q7ZHa9 PZHXAKSPUxTwZBFXUgdXmqjrcD6KzOQLXsgk1kAQu3s4UJYihiorM+0YU523sJT/xvAs EUCVTd5RnFzWh45Q8INekvIAT2XzrSXYOUKYIbGG8/LNEDkLeXcrYMqkIQ/yBI69cmRq 1f9Q== X-Gm-Message-State: AFqh2kq6IYqbsQNwHo+j6XT2V9OtnRZEZOicT7FDckI2yjOdjTByjqX5 yph4sNkS3X6PNoHCEqKc4iennyUU1+sW3op2D9I= X-Google-Smtp-Source: AMrXdXsabjb5ZwSzJFnZYDHuYI+Yknxn++mANk16g7dHI7LkaZIpMRuUmFL4JSTi6A0F4wUzA4767qHrgwgRFF3i3Zk= X-Received: by 2002:a05:6102:e95:b0:3c9:4a5f:c9db with SMTP id l21-20020a0561020e9500b003c94a5fc9dbmr7528735vst.77.1675183716407; Tue, 31 Jan 2023 08:48:36 -0800 (PST) MIME-Version: 1.0 References: <20230131123411.310092-1-juzhe.zhong@rivai.ai> In-Reply-To: <20230131123411.310092-1-juzhe.zhong@rivai.ai> From: Kito Cheng Date: Wed, 1 Feb 2023 00:48:24 +0800 Message-ID: Subject: Re: [PATCH] RISC-V: Add vand.vv C API tests To: juzhe.zhong@rivai.ai Cc: gcc-patches@gcc.gnu.org, palmer@dabbelt.com Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-8.5 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM,GIT_PATCH_0,KAM_SHORT,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: committed, thanks! On Tue, Jan 31, 2023 at 8:36 PM wrote: > > From: Ju-Zhe Zhong > > gcc/testsuite/ChangeLog: > > * gcc.target/riscv/rvv/base/vand_vv-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv-3.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_m-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_m-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_m-3.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_mu-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_mu-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_mu-3.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tu-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tu-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tu-3.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tum-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tum-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tum-3.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tumu-1.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tumu-2.c: New test. > * gcc.target/riscv/rvv/base/vand_vv_tumu-3.c: New test. > > --- > .../gcc.target/riscv/rvv/base/vand_vv-1.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv-2.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv-3.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_m-1.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_m-2.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_m-3.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_mu-1.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_mu-2.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_mu-3.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tu-1.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tu-2.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tu-3.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tum-1.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tum-2.c | 292 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vand_vv_tum-3.c | 292 ++++++++++++++++++ > .../riscv/rvv/base/vand_vv_tumu-1.c | 292 ++++++++++++++++++ > .../riscv/rvv/base/vand_vv_tumu-2.c | 292 ++++++++++++++++++ > .../riscv/rvv/base/vand_vv_tumu-3.c | 292 ++++++++++++++++++ > 18 files changed, 5256 insertions(+) > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-3.c > > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-1.c > new file mode 100644 > index 00000000000..c8343e15833 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8(vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8(op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4(vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4(op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2(vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2(op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1(vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1(op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2(vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2(op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4(vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4(op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8(vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8(op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4(vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4(op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2(vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2(op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1(vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1(op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2(vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2(op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4(vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4(op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8(vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8(op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2(vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2(op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1(vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1(op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2(vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2(op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4(vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4(op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8(vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8(op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1(vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1(op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2(vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2(op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4(vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4(op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8(vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8(op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8(vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8(op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4(vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4(op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2(vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2(op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1(vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1(op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2(vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2(op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4(vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4(op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8(vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8(op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4(vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4(op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2(vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2(op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1(vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1(op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2(vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2(op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4(vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4(op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8(vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8(op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2(vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2(op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1(vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1(op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2(vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2(op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4(vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4(op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8(vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8(op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1(vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1(op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2(vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2(op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4(vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4(op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8(vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8(op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-2.c > new file mode 100644 > index 00000000000..0bcb856892b > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8(vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8(op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4(vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4(op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2(vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2(op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1(vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1(op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2(vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2(op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4(vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4(op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8(vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8(op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4(vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4(op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2(vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2(op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1(vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1(op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2(vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2(op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4(vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4(op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8(vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8(op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2(vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2(op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1(vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1(op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2(vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2(op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4(vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4(op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8(vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8(op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1(vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1(op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2(vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2(op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4(vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4(op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8(vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8(op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8(vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8(op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4(vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4(op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2(vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2(op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1(vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1(op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2(vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2(op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4(vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4(op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8(vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8(op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4(vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4(op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2(vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2(op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1(vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1(op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2(vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2(op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4(vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4(op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8(vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8(op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2(vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2(op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1(vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1(op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2(vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2(op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4(vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4(op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8(vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8(op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1(vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1(op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2(vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2(op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4(vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4(op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8(vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8(op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-3.c > new file mode 100644 > index 00000000000..89cf5d90a79 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8(vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8(op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4(vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4(op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2(vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2(op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1(vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1(op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2(vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2(op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4(vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4(op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8(vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8(op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4(vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4(op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2(vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2(op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1(vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1(op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2(vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2(op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4(vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4(op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8(vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8(op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2(vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2(op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1(vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1(op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2(vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2(op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4(vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4(op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8(vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8(op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1(vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1(op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2(vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2(op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4(vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4(op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8(vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8(op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8(vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8(op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4(vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4(op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2(vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2(op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1(vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1(op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2(vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2(op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4(vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4(op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8(vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8(op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4(vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4(op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2(vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2(op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1(vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1(op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2(vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2(op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4(vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4(op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8(vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8(op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2(vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2(op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1(vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1(op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2(vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2(op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4(vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4(op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8(vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8(op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1(vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1(op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2(vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2(op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4(vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4(op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8(vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8(op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-1.c > new file mode 100644 > index 00000000000..7e526a7b734 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_m(vbool64_t mask,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_m(mask,op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_m(vbool32_t mask,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_m(mask,op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_m(vbool16_t mask,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_m(mask,op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_m(vbool8_t mask,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_m(mask,op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_m(vbool4_t mask,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_m(mask,op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_m(vbool2_t mask,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_m(mask,op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_m(vbool1_t mask,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_m(mask,op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_m(vbool64_t mask,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_m(mask,op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_m(vbool32_t mask,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_m(mask,op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_m(vbool16_t mask,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_m(mask,op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_m(vbool8_t mask,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_m(mask,op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_m(vbool4_t mask,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_m(mask,op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_m(vbool2_t mask,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_m(mask,op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_m(vbool64_t mask,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_m(mask,op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_m(vbool32_t mask,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_m(mask,op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_m(vbool16_t mask,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_m(mask,op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_m(vbool8_t mask,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_m(mask,op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_m(vbool4_t mask,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_m(mask,op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_m(vbool64_t mask,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_m(mask,op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_m(vbool32_t mask,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_m(mask,op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_m(vbool16_t mask,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_m(mask,op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_m(vbool8_t mask,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_m(mask,op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_m(mask,op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_m(mask,op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_m(mask,op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_m(vbool8_t mask,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_m(mask,op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_m(vbool4_t mask,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_m(mask,op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_m(vbool2_t mask,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_m(mask,op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_m(vbool1_t mask,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_m(mask,op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_m(mask,op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_m(mask,op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_m(vbool16_t mask,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_m(mask,op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_m(vbool8_t mask,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_m(mask,op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_m(vbool4_t mask,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_m(mask,op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_m(vbool2_t mask,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_m(mask,op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_m(mask,op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_m(vbool32_t mask,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_m(mask,op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_m(vbool16_t mask,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_m(mask,op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_m(vbool8_t mask,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_m(mask,op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_m(vbool4_t mask,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_m(mask,op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_m(vbool64_t mask,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_m(mask,op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_m(vbool32_t mask,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_m(mask,op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_m(vbool16_t mask,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_m(mask,op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_m(vbool8_t mask,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_m(mask,op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-2.c > new file mode 100644 > index 00000000000..289ba222112 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_m(vbool64_t mask,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_m(mask,op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_m(vbool32_t mask,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_m(mask,op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_m(vbool16_t mask,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_m(mask,op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_m(vbool8_t mask,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_m(mask,op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_m(vbool4_t mask,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_m(mask,op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_m(vbool2_t mask,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_m(mask,op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_m(vbool1_t mask,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_m(mask,op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_m(vbool64_t mask,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_m(mask,op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_m(vbool32_t mask,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_m(mask,op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_m(vbool16_t mask,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_m(mask,op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_m(vbool8_t mask,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_m(mask,op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_m(vbool4_t mask,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_m(mask,op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_m(vbool2_t mask,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_m(mask,op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_m(vbool64_t mask,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_m(mask,op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_m(vbool32_t mask,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_m(mask,op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_m(vbool16_t mask,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_m(mask,op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_m(vbool8_t mask,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_m(mask,op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_m(vbool4_t mask,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_m(mask,op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_m(vbool64_t mask,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_m(mask,op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_m(vbool32_t mask,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_m(mask,op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_m(vbool16_t mask,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_m(mask,op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_m(vbool8_t mask,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_m(mask,op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_m(mask,op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_m(mask,op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_m(mask,op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_m(vbool8_t mask,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_m(mask,op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_m(vbool4_t mask,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_m(mask,op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_m(vbool2_t mask,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_m(mask,op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_m(vbool1_t mask,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_m(mask,op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_m(mask,op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_m(mask,op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_m(vbool16_t mask,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_m(mask,op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_m(vbool8_t mask,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_m(mask,op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_m(vbool4_t mask,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_m(mask,op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_m(vbool2_t mask,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_m(mask,op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_m(mask,op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_m(vbool32_t mask,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_m(mask,op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_m(vbool16_t mask,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_m(mask,op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_m(vbool8_t mask,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_m(mask,op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_m(vbool4_t mask,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_m(mask,op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_m(vbool64_t mask,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_m(mask,op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_m(vbool32_t mask,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_m(mask,op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_m(vbool16_t mask,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_m(mask,op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_m(vbool8_t mask,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_m(mask,op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-3.c > new file mode 100644 > index 00000000000..37ac3f12996 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_m-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_m(vbool64_t mask,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_m(mask,op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_m(vbool32_t mask,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_m(mask,op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_m(vbool16_t mask,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_m(mask,op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_m(vbool8_t mask,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_m(mask,op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_m(vbool4_t mask,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_m(mask,op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_m(vbool2_t mask,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_m(mask,op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_m(vbool1_t mask,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_m(mask,op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_m(vbool64_t mask,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_m(mask,op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_m(vbool32_t mask,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_m(mask,op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_m(vbool16_t mask,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_m(mask,op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_m(vbool8_t mask,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_m(mask,op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_m(vbool4_t mask,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_m(mask,op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_m(vbool2_t mask,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_m(mask,op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_m(vbool64_t mask,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_m(mask,op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_m(vbool32_t mask,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_m(mask,op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_m(vbool16_t mask,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_m(mask,op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_m(vbool8_t mask,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_m(mask,op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_m(vbool4_t mask,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_m(mask,op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_m(vbool64_t mask,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_m(mask,op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_m(vbool32_t mask,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_m(mask,op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_m(vbool16_t mask,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_m(mask,op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_m(vbool8_t mask,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_m(mask,op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_m(mask,op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_m(mask,op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_m(mask,op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_m(vbool8_t mask,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_m(mask,op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_m(vbool4_t mask,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_m(mask,op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_m(vbool2_t mask,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_m(mask,op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_m(vbool1_t mask,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_m(mask,op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_m(mask,op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_m(mask,op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_m(vbool16_t mask,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_m(mask,op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_m(vbool8_t mask,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_m(mask,op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_m(vbool4_t mask,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_m(mask,op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_m(vbool2_t mask,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_m(mask,op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_m(mask,op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_m(vbool32_t mask,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_m(mask,op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_m(vbool16_t mask,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_m(mask,op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_m(vbool8_t mask,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_m(mask,op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_m(vbool4_t mask,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_m(mask,op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_m(vbool64_t mask,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_m(mask,op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_m(vbool32_t mask,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_m(mask,op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_m(vbool16_t mask,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_m(mask,op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_m(vbool8_t mask,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_m(mask,op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-1.c > new file mode 100644 > index 00000000000..b8fe3a946ca > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_mu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_mu(mask,merge,op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-2.c > new file mode 100644 > index 00000000000..c6b489bcf23 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_mu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_mu(mask,merge,op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-3.c > new file mode 100644 > index 00000000000..453ec8d436e > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_mu-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_mu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_mu(mask,merge,op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-1.c > new file mode 100644 > index 00000000000..6705f9a6225 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tu(merge,op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tu(merge,op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tu(merge,op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tu(vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tu(merge,op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tu(vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tu(merge,op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tu(vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tu(merge,op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tu(vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tu(merge,op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tu(merge,op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tu(merge,op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tu(vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tu(merge,op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tu(vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tu(merge,op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tu(vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tu(merge,op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tu(vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tu(merge,op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tu(merge,op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tu(vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tu(merge,op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tu(vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tu(merge,op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tu(vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tu(merge,op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tu(vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tu(merge,op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tu(vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tu(merge,op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tu(vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tu(merge,op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tu(vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tu(merge,op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tu(vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tu(merge,op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tu(merge,op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tu(merge,op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tu(merge,op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tu(merge,op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tu(merge,op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tu(merge,op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tu(merge,op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tu(merge,op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tu(merge,op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tu(merge,op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tu(merge,op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tu(merge,op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tu(merge,op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tu(merge,op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tu(merge,op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tu(merge,op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tu(merge,op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tu(merge,op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tu(merge,op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tu(merge,op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tu(merge,op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tu(merge,op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-2.c > new file mode 100644 > index 00000000000..c496adc9780 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tu(merge,op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tu(merge,op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tu(merge,op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tu(vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tu(merge,op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tu(vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tu(merge,op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tu(vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tu(merge,op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tu(vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tu(merge,op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tu(merge,op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tu(merge,op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tu(vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tu(merge,op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tu(vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tu(merge,op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tu(vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tu(merge,op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tu(vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tu(merge,op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tu(merge,op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tu(vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tu(merge,op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tu(vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tu(merge,op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tu(vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tu(merge,op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tu(vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tu(merge,op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tu(vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tu(merge,op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tu(vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tu(merge,op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tu(vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tu(merge,op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tu(vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tu(merge,op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tu(merge,op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tu(merge,op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tu(merge,op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tu(merge,op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tu(merge,op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tu(merge,op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tu(merge,op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tu(merge,op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tu(merge,op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tu(merge,op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tu(merge,op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tu(merge,op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tu(merge,op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tu(merge,op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tu(merge,op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tu(merge,op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tu(merge,op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tu(merge,op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tu(merge,op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tu(merge,op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tu(merge,op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tu(merge,op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-3.c > new file mode 100644 > index 00000000000..126f2fa67e4 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tu-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tu(vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tu(merge,op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tu(vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tu(merge,op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tu(vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tu(merge,op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tu(vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tu(merge,op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tu(vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tu(merge,op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tu(vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tu(merge,op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tu(vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tu(merge,op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tu(vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tu(merge,op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tu(vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tu(merge,op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tu(vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tu(merge,op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tu(vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tu(merge,op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tu(vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tu(merge,op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tu(vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tu(merge,op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tu(vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tu(merge,op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tu(vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tu(merge,op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tu(vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tu(merge,op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tu(vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tu(merge,op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tu(vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tu(merge,op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tu(vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tu(merge,op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tu(vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tu(merge,op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tu(vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tu(merge,op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tu(vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tu(merge,op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tu(merge,op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tu(merge,op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tu(merge,op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tu(merge,op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tu(merge,op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tu(merge,op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tu(merge,op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tu(merge,op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tu(merge,op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tu(merge,op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tu(merge,op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tu(merge,op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tu(merge,op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tu(merge,op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tu(merge,op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tu(merge,op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tu(merge,op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tu(merge,op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tu(merge,op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tu(merge,op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tu(merge,op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tu(merge,op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-1.c > new file mode 100644 > index 00000000000..99a6ddb7e91 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tum(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tum(mask,merge,op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-2.c > new file mode 100644 > index 00000000000..869f9a76952 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tum(mask,merge,op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tum(mask,merge,op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-3.c > new file mode 100644 > index 00000000000..d151300138f > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tum-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tum(mask,merge,op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tum(mask,merge,op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-1.c > new file mode 100644 > index 00000000000..3006963ed0d > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-1.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tumu(mask,merge,op1,op2,vl); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tumu(mask,merge,op1,op2,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-2.c > new file mode 100644 > index 00000000000..725283ff9d3 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-2.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tumu(mask,merge,op1,op2,31); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tumu(mask,merge,op1,op2,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-3.c > new file mode 100644 > index 00000000000..9ad051faa27 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vand_vv_tumu-3.c > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vand_vv_i8mf8_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,vint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8mf4_t test___riscv_vand_vv_i8mf4_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,vint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8mf2_t test___riscv_vand_vv_i8mf2_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,vint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8m1_t test___riscv_vand_vv_i8m1_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,vint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8m2_t test___riscv_vand_vv_i8m2_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,vint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8m4_t test___riscv_vand_vv_i8m4_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,vint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint8m8_t test___riscv_vand_vv_i8m8_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,vint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i8m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16mf4_t test___riscv_vand_vv_i16mf4_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,vint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16mf2_t test___riscv_vand_vv_i16mf2_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,vint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16m1_t test___riscv_vand_vv_i16m1_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,vint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16m2_t test___riscv_vand_vv_i16m2_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,vint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16m4_t test___riscv_vand_vv_i16m4_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,vint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint16m8_t test___riscv_vand_vv_i16m8_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,vint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i16m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint32mf2_t test___riscv_vand_vv_i32mf2_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,vint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint32m1_t test___riscv_vand_vv_i32m1_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,vint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint32m2_t test___riscv_vand_vv_i32m2_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,vint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint32m4_t test___riscv_vand_vv_i32m4_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,vint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint32m8_t test___riscv_vand_vv_i32m8_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,vint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i32m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint64m1_t test___riscv_vand_vv_i64m1_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,vint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint64m2_t test___riscv_vand_vv_i64m2_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,vint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint64m4_t test___riscv_vand_vv_i64m4_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,vint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vint64m8_t test___riscv_vand_vv_i64m8_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,vint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_i64m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf8_t test___riscv_vand_vv_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,vuint8mf8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf4_t test___riscv_vand_vv_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,vuint8mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8mf2_t test___riscv_vand_vv_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,vuint8mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m1_t test___riscv_vand_vv_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,vuint8m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m2_t test___riscv_vand_vv_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,vuint8m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m4_t test___riscv_vand_vv_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,vuint8m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint8m8_t test___riscv_vand_vv_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,vuint8m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u8m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf4_t test___riscv_vand_vv_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,vuint16mf4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16mf2_t test___riscv_vand_vv_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,vuint16mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m1_t test___riscv_vand_vv_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,vuint16m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m2_t test___riscv_vand_vv_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,vuint16m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m4_t test___riscv_vand_vv_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,vuint16m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint16m8_t test___riscv_vand_vv_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,vuint16m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u16m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint32mf2_t test___riscv_vand_vv_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,vuint32mf2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32mf2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m1_t test___riscv_vand_vv_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,vuint32m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m2_t test___riscv_vand_vv_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,vuint32m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m4_t test___riscv_vand_vv_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,vuint32m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint32m8_t test___riscv_vand_vv_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,vuint32m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u32m8_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m1_t test___riscv_vand_vv_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,vuint64m1_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m1_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m2_t test___riscv_vand_vv_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,vuint64m2_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m2_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m4_t test___riscv_vand_vv_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,vuint64m4_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m4_tumu(mask,merge,op1,op2,32); > +} > + > + > +vuint64m8_t test___riscv_vand_vv_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,vuint64m8_t op2,size_t vl) > +{ > + return __riscv_vand_vv_u64m8_tumu(mask,merge,op1,op2,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vand\.vv\s+v[0-9]+,\s*v[0-9]+,\s*v[0-9]+,\s*v0.t} 2 } } */ > -- > 2.36.3 >