From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-vk1-xa34.google.com (mail-vk1-xa34.google.com [IPv6:2607:f8b0:4864:20::a34]) by sourceware.org (Postfix) with ESMTPS id 66E2A3857806 for ; Thu, 17 Aug 2023 03:33:25 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 66E2A3857806 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-vk1-xa34.google.com with SMTP id 71dfb90a1353d-48823bee7b1so864060e0c.1 for ; Wed, 16 Aug 2023 20:33:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20221208; t=1692243204; x=1692848004; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=SMkxuYhyoRG0yYMRveuzI8gVulPsi8deWmMTBlk0fwI=; b=Hy1aPdYYx+NhpWzdjLW4qFZSJ1X3n9+6V8Jis752TAA8EvPeyXki6hJ9ugwQZaJneM mT0cpB6DzCGqwSUuaJi3RDqasWVt7aWKamHTYXmfF1o6DMRgTXXkvBRWYuXYByIDhxwr LIWTgPKZj4HlQo0OsEg7FsrZVCfry5MwHIp/SKxjxn/R0P4O9xi+16b8P85dKTznFZnc Gx2zd2OgAkKsxA26NxCchw24J46D64JdiJfqeufHZEBSvD3AViCRuz2NfIJZktnS1++O an3FFX8TKGeS1THurH/cTJs7oxRvPKHCTpjcOR/b2ExAxfiMjuEx8UmmNo0/qd4EIMFZ 4j9w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20221208; t=1692243204; x=1692848004; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=SMkxuYhyoRG0yYMRveuzI8gVulPsi8deWmMTBlk0fwI=; b=FOCVwc2j3cuyE8ssuWFUCOxpGz3TN+qM1BP6sJ3YbsEM6r0Hry5otcTa9YYcAV5otZ cG3UjA4wbp9+XoRivBImEmsiqVWyKnpChqZKTlRWRL3RApRNDva2Za7asKqEFvhULGHG pjqeTDbzB76qsTKUr1OUVupCck57i/WpKmrTLGLhb05ASgvsDCW9QjdBRf6SjOPTEhl7 VXe0uq5ykt7I0UnSNPjsq2dc0C7fUuf0323ahcjV0pWyWophc1f4hsU7l2CTHCn2biKJ Hp0NHvcvrETWJIi0u52/JTLgdkIMJpA+3XHUcVtU/s4j5dv5x9TdIPQK9GrU3kZddj1u EJvA== X-Gm-Message-State: AOJu0YyGlHshiSJTzAjgCYvbKbIMyv8nX6MzpcJLLh+0qmusrLlLvzWs 2m0/nCr3AlJ5zcvbe5WMQZjgp+bZPrfZ58uJ65fmfbXmaW4= X-Google-Smtp-Source: AGHT+IGy0UjJl359vGL8bzlPEYVwI1xBx+LF7g02pBDB5j3HEq7LsgbeS8xdKsEVidc/ElAXwSAA5lInG7vBDXcrjBk= X-Received: by 2002:a1f:eac2:0:b0:48c:2b9f:ee1d with SMTP id i185-20020a1feac2000000b0048c2b9fee1dmr71439vkh.16.1692243204504; Wed, 16 Aug 2023 20:33:24 -0700 (PDT) MIME-Version: 1.0 References: <20230817030829.3352171-1-pan2.li@intel.com> In-Reply-To: <20230817030829.3352171-1-pan2.li@intel.com> From: Kito Cheng Date: Thu, 17 Aug 2023 11:33:13 +0800 Message-ID: Subject: Re: [PATCH v1] RISC-V: Support RVV VFREDUSUM.VS rounding mode intrinsic API To: pan2.li@intel.com Cc: gcc-patches@gcc.gnu.org, juzhe.zhong@rivai.ai, yanzhang.wang@intel.com Content-Type: multipart/alternative; boundary="0000000000001400390603161354" X-Spam-Status: No, score=-7.5 required=5.0 tests=BAYES_00,BODY_8BITS,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM,GIT_PATCH_0,HTML_MESSAGE,KAM_SHORT,MIME_BOUND_DIGITS_15,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: --0000000000001400390603161354 Content-Type: text/plain; charset="UTF-8" Content-Transfer-Encoding: quoted-printable Lgtm Pan Li via Gcc-patches =E6=96=BC 2023=E5=B9=B48=E6= =9C=8817=E6=97=A5 =E9=80=B1=E5=9B=9B=EF=BC=8C11:09=E5=AF=AB=E9=81=93=EF=BC= =9A > From: Pan Li > > This patch would like to support the rounding mode API for the > VFREDUSUM.VS as the below samples. > > * __riscv_vfredusum_vs_f32m1_f32m1_rm > * __riscv_vfredusum_vs_f32m1_f32m1_rm_m > > Signed-off-by: Pan Li > > gcc/ChangeLog: > > * config/riscv/riscv-vector-builtins-bases.cc > (class freducop): Add frm_op_type template arg. > (vfredusum_frm_obj): New declaration. > (BASE): Ditto. > * config/riscv/riscv-vector-builtins-bases.h: Ditto. > * config/riscv/riscv-vector-builtins-functions.def > (vfredusum_frm): New intrinsic function def. > * config/riscv/riscv-vector-builtins-shapes.cc > (struct reduc_alu_frm_def): New class for frm shape. > (SHAPE): New declaration. > * config/riscv/riscv-vector-builtins-shapes.h: Ditto. > > gcc/testsuite/ChangeLog: > > * gcc.target/riscv/rvv/base/float-point-redusum.c: New test. > --- > .../riscv/riscv-vector-builtins-bases.cc | 9 ++++- > .../riscv/riscv-vector-builtins-bases.h | 1 + > .../riscv/riscv-vector-builtins-functions.def | 2 + > .../riscv/riscv-vector-builtins-shapes.cc | 39 +++++++++++++++++++ > .../riscv/riscv-vector-builtins-shapes.h | 1 + > .../riscv/rvv/base/float-point-redusum.c | 33 ++++++++++++++++ > 6 files changed, 84 insertions(+), 1 deletion(-) > create mode 100644 > gcc/testsuite/gcc.target/riscv/rvv/base/float-point-redusum.c > > diff --git a/gcc/config/riscv/riscv-vector-builtins-bases.cc > b/gcc/config/riscv/riscv-vector-builtins-bases.cc > index ad04647f9ba..65f1d9c8ff7 100644 > --- a/gcc/config/riscv/riscv-vector-builtins-bases.cc > +++ b/gcc/config/riscv/riscv-vector-builtins-bases.cc > @@ -1847,10 +1847,15 @@ public: > }; > > /* Implements floating-point reduction instructions. */ > -template > +template > class freducop : public function_base > { > public: > + bool has_rounding_mode_operand_p () const override > + { > + return FRM_OP =3D=3D HAS_FRM; > + } > + > bool apply_mask_policy_p () const override { return false; } > > rtx expand (function_expander &e) const override > @@ -2532,6 +2537,7 @@ static CONSTEXPR const reducop vredxor_obj; > static CONSTEXPR const widen_reducop vwredsum_obj; > static CONSTEXPR const widen_reducop vwredsumu_obj; > static CONSTEXPR const freducop vfredusum_obj; > +static CONSTEXPR const freducop > vfredusum_frm_obj; > static CONSTEXPR const freducop vfredosum_obj; > static CONSTEXPR const reducop vfredmax_obj; > static CONSTEXPR const reducop vfredmin_obj; > @@ -2789,6 +2795,7 @@ BASE (vredxor) > BASE (vwredsum) > BASE (vwredsumu) > BASE (vfredusum) > +BASE (vfredusum_frm) > BASE (vfredosum) > BASE (vfredmax) > BASE (vfredmin) > diff --git a/gcc/config/riscv/riscv-vector-builtins-bases.h > b/gcc/config/riscv/riscv-vector-builtins-bases.h > index c8c649c4bb0..fd1a84f3e68 100644 > --- a/gcc/config/riscv/riscv-vector-builtins-bases.h > +++ b/gcc/config/riscv/riscv-vector-builtins-bases.h > @@ -239,6 +239,7 @@ extern const function_base *const vredxor; > extern const function_base *const vwredsum; > extern const function_base *const vwredsumu; > extern const function_base *const vfredusum; > +extern const function_base *const vfredusum_frm; > extern const function_base *const vfredosum; > extern const function_base *const vfredmax; > extern const function_base *const vfredmin; > diff --git a/gcc/config/riscv/riscv-vector-builtins-functions.def > b/gcc/config/riscv/riscv-vector-builtins-functions.def > index cfbc125dcd8..90a83c02d52 100644 > --- a/gcc/config/riscv/riscv-vector-builtins-functions.def > +++ b/gcc/config/riscv/riscv-vector-builtins-functions.def > @@ -500,6 +500,8 @@ DEF_RVV_FUNCTION (vfredosum, reduc_alu, no_mu_preds, > f_vs_ops) > DEF_RVV_FUNCTION (vfredmax, reduc_alu, no_mu_preds, f_vs_ops) > DEF_RVV_FUNCTION (vfredmin, reduc_alu, no_mu_preds, f_vs_ops) > > +DEF_RVV_FUNCTION (vfredusum_frm, reduc_alu_frm, no_mu_preds, f_vs_ops) > + > // 14.4. Vector Widening Floating-Point Reduction Instructions > DEF_RVV_FUNCTION (vfwredosum, reduc_alu, no_mu_preds, wf_vs_ops) > DEF_RVV_FUNCTION (vfwredusum, reduc_alu, no_mu_preds, wf_vs_ops) > diff --git a/gcc/config/riscv/riscv-vector-builtins-shapes.cc > b/gcc/config/riscv/riscv-vector-builtins-shapes.cc > index 80329113af3..f8fdec863e6 100644 > --- a/gcc/config/riscv/riscv-vector-builtins-shapes.cc > +++ b/gcc/config/riscv/riscv-vector-builtins-shapes.cc > @@ -371,6 +371,44 @@ struct narrow_alu_frm_def : public build_frm_base > } > }; > > +/* reduc_alu_frm_def class. */ > +struct reduc_alu_frm_def : public build_frm_base > +{ > + char *get_name (function_builder &b, const function_instance &instance, > + bool overloaded_p) const override > + { > + char base_name[BASE_NAME_MAX_LEN] =3D {}; > + > + normalize_base_name (base_name, instance.base_name, sizeof > (base_name)); > + > + b.append_base_name (base_name); > + > + /* vop_ --> vop__. */ > + if (!overloaded_p) > + { > + b.append_name (operand_suffixes[instance.op_info->op]); > + b.append_name (type_suffixes[instance.type.index].vector); > + vector_type_index ret_type_idx > + =3D instance.op_info->ret.get_function_type_index > (instance.type.index); > + b.append_name (type_suffixes[ret_type_idx].vector); > + } > + > + /* According to rvv-intrinsic-doc, it does not add "_rm" suffix > + for vop_rm C++ overloaded API. */ > + if (!overloaded_p) > + b.append_name ("_rm"); > + > + /* According to rvv-intrinsic-doc, it does not add "_m" suffix > + for vop_m C++ overloaded API. */ > + if (overloaded_p && instance.pred =3D=3D PRED_TYPE_m) > + return b.finish_name (); > + > + b.append_name (predication_suffixes[instance.pred]); > + > + return b.finish_name (); > + } > +}; > + > /* widen_alu_def class. Handle vwadd/vwsub. Unlike > vadd.vx/vadd.vv/vwmul.vv/vwmul.vx, vwadd.vv/vwadd.vx/vwadd.wv/vwadd.wx > has > 'OP' suffix in overloaded API. */ > @@ -898,6 +936,7 @@ SHAPE(narrow_alu_frm, narrow_alu_frm) > SHAPE(move, move) > SHAPE(mask_alu, mask_alu) > SHAPE(reduc_alu, reduc_alu) > +SHAPE(reduc_alu_frm, reduc_alu_frm) > SHAPE(scalar_move, scalar_move) > SHAPE(vundefined, vundefined) > SHAPE(misc, misc) > diff --git a/gcc/config/riscv/riscv-vector-builtins-shapes.h > b/gcc/config/riscv/riscv-vector-builtins-shapes.h > index b53ab451902..92eb8bc9d71 100644 > --- a/gcc/config/riscv/riscv-vector-builtins-shapes.h > +++ b/gcc/config/riscv/riscv-vector-builtins-shapes.h > @@ -39,6 +39,7 @@ extern const function_shape *const narrow_alu_frm; > extern const function_shape *const move; > extern const function_shape *const mask_alu; > extern const function_shape *const reduc_alu; > +extern const function_shape *const reduc_alu_frm; > extern const function_shape *const scalar_move; > extern const function_shape *const vundefined; > extern const function_shape *const misc; > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/float-point-redusum.c > b/gcc/testsuite/gcc.target/riscv/rvv/base/float-point-redusum.c > new file mode 100644 > index 00000000000..36da6dd46f7 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/float-point-redusum.c > @@ -0,0 +1,33 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=3Drv64gcv -mabi=3Dlp64 -O3 -Wno-psabi" } */ > + > +#include "riscv_vector.h" > + > +vfloat32m1_t > +test_riscv_vfredusum_vs_f32m1_f32m1_rm (vfloat32m1_t op1, vfloat32m1_t > op2, > + size_t vl) { > + return __riscv_vfredusum_vs_f32m1_f32m1_rm (op1, op2, 0, vl); > +} > + > +vfloat32m1_t > +test_vfredusum_vs_f32m1_f32m1_rm_m (vbool32_t mask, vfloat32m1_t op1, > + vfloat32m1_t op2, size_t vl) { > + return __riscv_vfredusum_vs_f32m1_f32m1_rm_m (mask, op1, op2, 1, vl); > +} > + > +vfloat32m1_t > +test_riscv_vfredusum_vs_f32m1_f32m1 (vfloat32m1_t op1, vfloat32m1_t op2, > + size_t vl) { > + return __riscv_vfredusum_vs_f32m1_f32m1 (op1, op2, vl); > +} > + > +vfloat32m1_t > +test_vfredusum_vs_f32m1_f32m1_m (vbool32_t mask, vfloat32m1_t op1, > + vfloat32m1_t op2, size_t vl) { > + return __riscv_vfredusum_vs_f32m1_f32m1_m (mask, op1, op2, vl); > +} > + > +/* { dg-final { scan-assembler-times {vfredusum\.vs\s+v[0-9]+,\s*v[0-9]+} > 4 } } */ > +/* { dg-final { scan-assembler-times {frrm\s+[axs][0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {fsrm\s+[axs][0-9]+} 2 } } */ > +/* { dg-final { scan-assembler-times {fsrmi\s+[01234]} 2 } } */ > -- > 2.34.1 > > --0000000000001400390603161354--