From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-ua1-x932.google.com (mail-ua1-x932.google.com [IPv6:2607:f8b0:4864:20::932]) by sourceware.org (Postfix) with ESMTPS id CCE293858023 for ; Fri, 3 Feb 2023 07:16:33 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org CCE293858023 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-ua1-x932.google.com with SMTP id ay40so60948uab.2 for ; Thu, 02 Feb 2023 23:16:33 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=fLl7BAWrUcehaSRpWycB6KZsyHubAfNciUBVMDAdveo=; b=pLgIaAUdcV+Hn9ImdyfWMOILgsLgaEsDZedo3qMOUxAqeyW+OMpDg+tmxuw3oJOHgi DqA6TGuAku2TkKr2XZc+QsBnQZv9t3tjjY5uHUsWe85nWZ+2r6UF5fgDXfESIhY0mqzX jNPnAm4Oa3ZJy+r6UKI3rjGweZoiyMM+RgXC/URX/4f8Y8ddw0qIbu5P6AOwHY4PaU6T y/Fb9PVUrHWkvk9W19jAppVZaI6/y9rooSICnaiOQiKQKZcBhJMhVwl1PTVeQP/cmCUB tR68IsAxFXrI8BPQ6MIIKFO+sBTEFrmQq4I9lDTYbwISoKQpDoakJ9VVC62rgdgDa47O QdlA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=fLl7BAWrUcehaSRpWycB6KZsyHubAfNciUBVMDAdveo=; b=Wip8ScRsUesWJzfhD7vwN1PKoC4bN15bVG5Tdpnda0Rl9DAz+rKyBrNCzVhJ8tuLqx SL5saJ2DgspOVRU1jf/k/TeKva/kbOI2r13PoaXT2ebj6Vmy5PPE31dYptaAs19q6rLK QAO1kYlUJB/MnInaF8RPrdqQod3pzusy4OIphy4HnOWNqI8OkakTsD/qbBO2flUYL3RR 6NK2117ddD3iJ57oKmajEwYjxfiAqNdwP7k1JkBkIl146dgGRIqvYLCIXV0S0Ehh24Vv m1FX2kwwXJchTaAU4t1vCfksLzzZZTGiGjEsZvWbnzngZvf0WPixfRlmNRPuFma3g0it 9pOQ== X-Gm-Message-State: AO0yUKXYO0ByhH7S47aYqnWUK0jvwtmZK+C5PS57eExGStHYZh2VKo5R K1Y64Icblv27fQbTuW0lR5d6VwhoGhw7+W4WnZdNp38nBCw= X-Google-Smtp-Source: AK7set/Z0thJSRYkMFiUqff1a/FjKDym4Oda3RrYjnCX8xwe/Y3Yruwt4kRISBYChu9CG7z/DAQyMWspigHDC+4wDl8= X-Received: by 2002:ab0:654a:0:b0:67c:4096:9063 with SMTP id x10-20020ab0654a000000b0067c40969063mr725429uap.17.1675408591901; Thu, 02 Feb 2023 23:16:31 -0800 (PST) MIME-Version: 1.0 References: <20230131220958.20394-1-juzhe.zhong@rivai.ai> In-Reply-To: <20230131220958.20394-1-juzhe.zhong@rivai.ai> From: Kito Cheng Date: Fri, 3 Feb 2023 15:16:20 +0800 Message-ID: Subject: Re: [PATCH] RISC-V: Add vsrl.vx C API tests To: juzhe.zhong@rivai.ai Cc: gcc-patches@gcc.gnu.org Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-8.2 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM,GIT_PATCH_0,KAM_SHORT,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: committed, thanks! On Wed, Feb 1, 2023 at 6:10 AM wrote: > > From: Ju-Zhe Zhong > > gcc/testsuite/ChangeLog: > > * gcc.target/riscv/rvv/base/vsrl_vx-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx-3.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_m-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_m-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_m-3.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tumu-1.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tumu-2.c: New test. > * gcc.target/riscv/rvv/base/vsrl_vx_tumu-3.c: New test. > > --- > .../gcc.target/riscv/rvv/base/vsrl_vx-1.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx-2.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx-3.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_m-1.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_m-2.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_m-3.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c | 160 ++++++++++++++++++ > .../gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c | 160 ++++++++++++++++++ > .../riscv/rvv/base/vsrl_vx_tumu-1.c | 160 ++++++++++++++++++ > .../riscv/rvv/base/vsrl_vx_tumu-2.c | 160 ++++++++++++++++++ > .../riscv/rvv/base/vsrl_vx_tumu-3.c | 160 ++++++++++++++++++ > 18 files changed, 2880 insertions(+) > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-1.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-2.c > create mode 100644 gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-3.c > > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-1.c > new file mode 100644 > index 00000000000..284289a59f4 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8(op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4(op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2(op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1(op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2(op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4(op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8(op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4(op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2(op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1(op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2(op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4(op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8(op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2(op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1(op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2(op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4(op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8(op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1(op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2(op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4(op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8(op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-2.c > new file mode 100644 > index 00000000000..3123fe953ec > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8(op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4(op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2(op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1(op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2(op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4(op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8(op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4(op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2(op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1(op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2(op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4(op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8(op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2(op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1(op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2(op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4(op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8(op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1(op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2(op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4(op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8(op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-3.c > new file mode 100644 > index 00000000000..bfba6c4d501 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8(op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4(op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2(op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1(op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2(op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4(op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8(op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4(op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2(op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1(op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2(op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4(op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8(op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2(op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1(op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2(op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4(op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8(op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1(op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2(op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4(op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8(op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-1.c > new file mode 100644 > index 00000000000..3a9e57c13e3 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_m(mask,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_m(mask,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_m(mask,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_m(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_m(mask,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_m(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_m(mask,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_m(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_m(mask,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_m(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_m(mask,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_m(mask,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_m(mask,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_m(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_m(mask,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_m(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_m(mask,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_m(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_m(mask,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_m(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_m(mask,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_m(mask,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_m(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_m(mask,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_m(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_m(mask,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_m(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_m(mask,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_m(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_m(mask,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_m(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_m(mask,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_m(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_m(mask,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_m(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_m(mask,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_m(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_m(mask,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-2.c > new file mode 100644 > index 00000000000..cb0e7796d21 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_m(mask,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_m(mask,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_m(mask,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_m(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_m(mask,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_m(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_m(mask,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_m(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_m(mask,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_m(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_m(mask,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_m(mask,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_m(mask,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_m(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_m(mask,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_m(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_m(mask,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_m(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_m(mask,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_m(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_m(mask,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_m(mask,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_m(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_m(mask,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_m(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_m(mask,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_m(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_m(mask,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_m(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_m(mask,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_m(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_m(mask,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_m(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_m(mask,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_m(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_m(mask,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_m(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_m(mask,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-3.c > new file mode 100644 > index 00000000000..492e0681692 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_m-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_m(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_m(mask,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_m(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_m(mask,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_m(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_m(mask,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_m(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_m(mask,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_m(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_m(mask,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_m(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_m(mask,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_m(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_m(mask,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_m(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_m(mask,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_m(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_m(mask,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_m(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_m(mask,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_m(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_m(mask,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_m(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_m(mask,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_m(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_m(mask,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_m(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_m(mask,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_m(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_m(mask,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_m(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_m(mask,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_m(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_m(mask,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_m(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_m(mask,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_m(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_m(mask,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_m(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_m(mask,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_m(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_m(mask,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_m(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_m(mask,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c > new file mode 100644 > index 00000000000..77e898616bb > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_mu(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c > new file mode 100644 > index 00000000000..4d300fb1c78 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_mu(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c > new file mode 100644 > index 00000000000..410de104f99 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_mu-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_mu(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c > new file mode 100644 > index 00000000000..69fe18b20ca > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tu(merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tu(merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tu(merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tu(merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tu(merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tu(merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c > new file mode 100644 > index 00000000000..105930eb28a > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tu(merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tu(merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tu(merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tu(merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tu(merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tu(merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tu(merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tu(merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tu(merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tu(merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tu(merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tu(merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tu(merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tu(merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tu(merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tu(merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tu(merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tu(merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tu(merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tu(merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tu(merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tu(merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c > new file mode 100644 > index 00000000000..3a7c8f54102 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tu-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tu(merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tu(merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tu(merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tu(merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tu(merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tu(merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tu(merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tu(merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tu(merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tu(merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tu(merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tu(merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tu(merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tu(merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tu(merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tu(merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tu(merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tu(merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tu(merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tu(merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tu(merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tu(merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c > new file mode 100644 > index 00000000000..749e76fc9ac > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tum(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c > new file mode 100644 > index 00000000000..3ac9579547b > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tum(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c > new file mode 100644 > index 00000000000..f12df7d9c1c > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tum-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tum(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-1.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-1.c > new file mode 100644 > index 00000000000..db7de74015b > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-1.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tumu(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-2.c > new file mode 100644 > index 00000000000..935e18f9e73 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-2.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tumu(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-3.c b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-3.c > new file mode 100644 > index 00000000000..3fbc48c1968 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/riscv/rvv/base/vsrl_vx_tumu-3.c > @@ -0,0 +1,160 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vuint8mf8_t test___riscv_vsrl_vx_u8mf8_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf8_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsrl_vx_u8mf4_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsrl_vx_u8mf2_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8mf2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsrl_vx_u8m1_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m1_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsrl_vx_u8m2_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsrl_vx_u8m4_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsrl_vx_u8m8_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u8m8_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsrl_vx_u16mf4_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsrl_vx_u16mf2_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16mf2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsrl_vx_u16m1_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m1_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsrl_vx_u16m2_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsrl_vx_u16m4_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsrl_vx_u16m8_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u16m8_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsrl_vx_u32mf2_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32mf2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsrl_vx_u32m1_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m1_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsrl_vx_u32m2_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsrl_vx_u32m4_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsrl_vx_u32m8_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u32m8_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsrl_vx_u64m1_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m1_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsrl_vx_u64m2_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m2_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsrl_vx_u64m4_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m4_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsrl_vx_u64m8_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsrl_vx_u64m8_tumu(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vsrl\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t} 1 } } */ > -- > 2.36.3 >