From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-vs1-xe29.google.com (mail-vs1-xe29.google.com [IPv6:2607:f8b0:4864:20::e29]) by sourceware.org (Postfix) with ESMTPS id A8E303870C01 for ; Fri, 3 Feb 2023 07:17:15 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org A8E303870C01 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-vs1-xe29.google.com with SMTP id y8so4513562vsq.0 for ; Thu, 02 Feb 2023 23:17:15 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:from:to:cc:subject:date:message-id:reply-to; bh=4xOin/z5+I8ZPQqCymqqsjRa4Bsg5BIq/1L0MWRV4yQ=; b=WngpBqo1332tSM/zIto7uKgYTX/du0ScypFfnqzENJIqwoafCRTP4TVIznnj9gOEoa WR7GG2o9JgylQ13fa/XUYkmpGwdMO3oMnkxMdXaM7bt06HAZIU4dMADktwxLawTWhP3o ua9/n1BCgvz5G9w9MjGgzQClbdqtOP8FKFPL0fdurvxEozIJOaL5CsXB/YaGm9uK8vos 9XR5a/Bpzlgg9UDYOqaaj8C2lw+KFyC4I4VZjgDFs8HwSzXJ1wb9D/FhKJyCI019E/Cu M5itMpcSZUnMcrDTvngvmDPOeydGM7mdefAwM15p4HYESZ+3ZgmNpKPQHGitCq68OodR Tvqg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=cc:to:subject:message-id:date:from:in-reply-to:references :mime-version:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=4xOin/z5+I8ZPQqCymqqsjRa4Bsg5BIq/1L0MWRV4yQ=; b=AW2mpQeVIYBI6kDsrhjeMQo/TswUks0ig6T/iRBECyjlyEJF3whDFS14fqyYgXIpI0 vF1UFYUc43SYslUPFDM+shiz3IlsYjYj1Z01xAk/rdeSdV9eY3pNqvtES7FXdMGWDxAI vkxu107U+6t0DK6Zn30/ip+W6jZiWUXk1jdc6qZhzOvN0iEO6Ut/jZlR5IMwcnsFetEn /GinFDTSJSMDfqIFEGPaLxO7X7TS1AqX/9pLF1W46ovM91GcUPvmpCxGHRq9YwumbJh8 nNjEWkEiyeeX6jpg5B4xQWnIoNiGfTVKRqJLGMqxdKOuj2FwS2KLqyZoJeXQJc4UqRu+ 8qXQ== X-Gm-Message-State: AO0yUKVS48Kgmvb09ps45GD4XFnaSRZobp1dRopsL+D1O7CndbfoKCnA FNSshaYxzFIWiW4efEJABu7Q+3Lg5SaTmQro5F0EetoC9rs= X-Google-Smtp-Source: AK7set/KJirO3B+yfA8eR9wX2AWYwtVP8reuXqX63Urhtr5WVSsSEnW/gVvDdgoC1wr4TWyCxZHpwAY7ADnlbMb4kzA= X-Received: by 2002:a67:f14b:0:b0:3ff:eb31:bd5e with SMTP id t11-20020a67f14b000000b003ffeb31bd5emr1473201vsm.84.1675408633987; Thu, 02 Feb 2023 23:17:13 -0800 (PST) MIME-Version: 1.0 References: <20230131222056.25127-1-juzhe.zhong@rivai.ai> In-Reply-To: <20230131222056.25127-1-juzhe.zhong@rivai.ai> From: Kito Cheng Date: Fri, 3 Feb 2023 15:17:01 +0800 Message-ID: Subject: Re: [PATCH] RISC-V: Add vsll.vx C++ API tests To: juzhe.zhong@rivai.ai Cc: gcc-patches@gcc.gnu.org Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-8.6 required=5.0 tests=BAYES_00,DKIM_SIGNED,DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,FREEMAIL_FROM,GIT_PATCH_0,RCVD_IN_DNSWL_NONE,SPF_HELO_NONE,SPF_PASS,TXREP autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org List-Id: committed, thanks! On Wed, Feb 1, 2023 at 6:21 AM wrote: > > From: Ju-Zhe Zhong > > gcc/testsuite/ChangeLog: > > * g++.target/riscv/rvv/base/vsll_vx-1.C: New test. > * g++.target/riscv/rvv/base/vsll_vx-2.C: New test. > * g++.target/riscv/rvv/base/vsll_vx-3.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_mu-1.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_mu-2.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_mu-3.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tu-1.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tu-2.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tu-3.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tum-1.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tum-2.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tum-3.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tumu-1.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tumu-2.C: New test. > * g++.target/riscv/rvv/base/vsll_vx_tumu-3.C: New test. > > --- > .../g++.target/riscv/rvv/base/vsll_vx-1.C | 578 ++++++++++++++++++ > .../g++.target/riscv/rvv/base/vsll_vx-2.C | 578 ++++++++++++++++++ > .../g++.target/riscv/rvv/base/vsll_vx-3.C | 578 ++++++++++++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_mu-1.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_mu-2.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_mu-3.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tu-1.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tu-2.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tu-3.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tum-1.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tum-2.C | 292 +++++++++ > .../g++.target/riscv/rvv/base/vsll_vx_tum-3.C | 292 +++++++++ > .../riscv/rvv/base/vsll_vx_tumu-1.C | 292 +++++++++ > .../riscv/rvv/base/vsll_vx_tumu-2.C | 292 +++++++++ > .../riscv/rvv/base/vsll_vx_tumu-3.C | 292 +++++++++ > 15 files changed, 5238 insertions(+) > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-1.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-2.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-3.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-1.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-2.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-3.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-1.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-2.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-3.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-1.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-2.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-3.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-1.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-2.C > create mode 100644 gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-3.C > > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-1.C > new file mode 100644 > index 00000000000..ecd0e8798cc > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-1.C > @@ -0,0 +1,578 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll(vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll(vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll(vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll(vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll(vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll(vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll(vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll(vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll(vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll(vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll(vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll(vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll(vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll(vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll(vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll(vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll(vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll(vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll(vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll(vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll(vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll(vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,vl); > +} > + > + > +vint8mf8_t test___riscv_vsll(vbool64_t mask,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll(vbool32_t mask,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll(vbool16_t mask,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll(vbool8_t mask,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll(vbool4_t mask,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll(vbool2_t mask,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll(vbool1_t mask,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll(vbool64_t mask,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll(vbool32_t mask,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll(vbool16_t mask,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll(vbool8_t mask,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll(vbool4_t mask,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll(vbool2_t mask,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll(vbool64_t mask,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll(vbool32_t mask,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll(vbool16_t mask,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll(vbool8_t mask,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll(vbool4_t mask,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll(vbool64_t mask,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll(vbool32_t mask,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll(vbool16_t mask,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll(vbool8_t mask,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-2.C > new file mode 100644 > index 00000000000..deeac7d25f1 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-2.C > @@ -0,0 +1,578 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll(vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll(vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll(vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll(vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll(vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll(vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll(vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll(vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll(vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll(vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll(vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll(vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll(vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll(vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll(vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll(vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll(vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll(vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll(vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll(vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll(vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll(vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,31); > +} > + > + > +vint8mf8_t test___riscv_vsll(vbool64_t mask,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll(vbool32_t mask,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll(vbool16_t mask,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll(vbool8_t mask,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll(vbool4_t mask,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll(vbool2_t mask,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll(vbool1_t mask,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll(vbool64_t mask,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll(vbool32_t mask,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll(vbool16_t mask,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll(vbool8_t mask,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll(vbool4_t mask,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll(vbool2_t mask,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll(vbool64_t mask,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll(vbool32_t mask,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll(vbool16_t mask,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll(vbool8_t mask,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll(vbool4_t mask,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll(vbool64_t mask,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll(vbool32_t mask,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll(vbool16_t mask,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll(vbool8_t mask,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-3.C > new file mode 100644 > index 00000000000..29268cf0598 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx-3.C > @@ -0,0 +1,578 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll(vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll(vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll(vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll(vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll(vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll(vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll(vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll(vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll(vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll(vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll(vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll(vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll(vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll(vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll(vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll(vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll(vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll(vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll(vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll(vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll(vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll(vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll(vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll(vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll(vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll(vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll(vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll(vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll(vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll(vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll(vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll(vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll(vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll(vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll(vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll(vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll(vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll(vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(op1,shift,32); > +} > + > + > +vint8mf8_t test___riscv_vsll(vbool64_t mask,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll(vbool32_t mask,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll(vbool16_t mask,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll(vbool8_t mask,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll(vbool4_t mask,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll(vbool2_t mask,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll(vbool1_t mask,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll(vbool64_t mask,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll(vbool32_t mask,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll(vbool16_t mask,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll(vbool8_t mask,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll(vbool4_t mask,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll(vbool2_t mask,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll(vbool64_t mask,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll(vbool32_t mask,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll(vbool16_t mask,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll(vbool8_t mask,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll(vbool4_t mask,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll(vbool64_t mask,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll(vbool32_t mask,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll(vbool16_t mask,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll(vbool8_t mask,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll(vbool64_t mask,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll(vbool32_t mask,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll(vbool16_t mask,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll(vbool8_t mask,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll(vbool4_t mask,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll(vbool2_t mask,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll(vbool1_t mask,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll(vbool64_t mask,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll(vbool32_t mask,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll(vbool16_t mask,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll(vbool8_t mask,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll(vbool4_t mask,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll(vbool2_t mask,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll(vbool64_t mask,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll(vbool32_t mask,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll(vbool16_t mask,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll(vbool8_t mask,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll(vbool4_t mask,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll(vbool64_t mask,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll(vbool32_t mask,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll(vbool16_t mask,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll(vbool8_t mask,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll(mask,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-1.C > new file mode 100644 > index 00000000000..d905629e4a2 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-1.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-2.C > new file mode 100644 > index 00000000000..3e1f67424c9 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-2.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-3.C > new file mode 100644 > index 00000000000..1ec760092f2 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_mu-3.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll_mu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll_mu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll_mu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll_mu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll_mu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll_mu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll_mu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll_mu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll_mu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll_mu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll_mu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll_mu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll_mu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll_mu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll_mu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll_mu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll_mu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll_mu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll_mu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll_mu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll_mu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll_mu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll_mu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll_mu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll_mu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll_mu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll_mu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll_mu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll_mu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll_mu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll_mu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll_mu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll_mu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll_mu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll_mu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll_mu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll_mu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll_mu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_mu(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*t[au],\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-1.C > new file mode 100644 > index 00000000000..633e34baf0b > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-1.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tu(vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll_tu(vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll_tu(vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll_tu(vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll_tu(vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll_tu(vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll_tu(vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll_tu(vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll_tu(vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll_tu(vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll_tu(vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll_tu(vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll_tu(vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll_tu(vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll_tu(vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll_tu(vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll_tu(vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll_tu(vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll_tu(vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll_tu(vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll_tu(vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll_tu(vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-2.C > new file mode 100644 > index 00000000000..5300ff01abd > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-2.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tu(vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll_tu(vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll_tu(vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll_tu(vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll_tu(vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll_tu(vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll_tu(vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll_tu(vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll_tu(vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll_tu(vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll_tu(vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll_tu(vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll_tu(vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll_tu(vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll_tu(vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll_tu(vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll_tu(vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll_tu(vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll_tu(vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll_tu(vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll_tu(vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll_tu(vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-3.C > new file mode 100644 > index 00000000000..f267443b9c6 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tu-3.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tu(vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll_tu(vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll_tu(vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll_tu(vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll_tu(vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll_tu(vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll_tu(vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll_tu(vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll_tu(vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll_tu(vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll_tu(vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll_tu(vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll_tu(vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll_tu(vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll_tu(vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll_tu(vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll_tu(vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll_tu(vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll_tu(vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll_tu(vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll_tu(vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll_tu(vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tu(vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tu(vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tu(vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll_tu(vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll_tu(vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll_tu(vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll_tu(vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tu(vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tu(vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll_tu(vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll_tu(vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll_tu(vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll_tu(vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tu(vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll_tu(vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll_tu(vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll_tu(vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll_tu(vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll_tu(vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll_tu(vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll_tu(vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll_tu(vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tu(merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-1.C > new file mode 100644 > index 00000000000..7143ae62ae5 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-1.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-2.C > new file mode 100644 > index 00000000000..407425e7698 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-2.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-3.C > new file mode 100644 > index 00000000000..4311a6be059 > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tum-3.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll_tum(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll_tum(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll_tum(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll_tum(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll_tum(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll_tum(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll_tum(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll_tum(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll_tum(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll_tum(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll_tum(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll_tum(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll_tum(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll_tum(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll_tum(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll_tum(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tum(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tum(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tum(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll_tum(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll_tum(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll_tum(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll_tum(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tum(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tum(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll_tum(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll_tum(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll_tum(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll_tum(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tum(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll_tum(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll_tum(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll_tum(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll_tum(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll_tum(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll_tum(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll_tum(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll_tum(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tum(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*m[au]\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-1.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-1.C > new file mode 100644 > index 00000000000..aa6786082dc > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-1.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > +vuint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,vl); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-2.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-2.C > new file mode 100644 > index 00000000000..6334da4800a > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-2.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > +vuint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,31); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e8,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e16,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e32,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetivli\s+zero,\s*31,\s*e64,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > diff --git a/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-3.C b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-3.C > new file mode 100644 > index 00000000000..456cfdc124f > --- /dev/null > +++ b/gcc/testsuite/g++.target/riscv/rvv/base/vsll_vx_tumu-3.C > @@ -0,0 +1,292 @@ > +/* { dg-do compile } */ > +/* { dg-options "-march=rv32gcv -mabi=ilp32d -O3 -fno-schedule-insns -fno-schedule-insns2" } */ > + > +#include "riscv_vector.h" > + > +vint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vint8mf8_t merge,vint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vint8mf4_t merge,vint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vint8mf2_t merge,vint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vint8m1_t merge,vint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vint8m2_t merge,vint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vint8m4_t merge,vint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vint8m8_t merge,vint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vint16mf4_t merge,vint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vint16mf2_t merge,vint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vint16m1_t merge,vint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vint16m2_t merge,vint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vint16m4_t merge,vint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vint16m8_t merge,vint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vint32mf2_t merge,vint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vint32m1_t merge,vint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vint32m2_t merge,vint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vint32m4_t merge,vint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vint32m8_t merge,vint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vint64m1_t merge,vint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vint64m2_t merge,vint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vint64m4_t merge,vint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vint64m8_t merge,vint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf8_t test___riscv_vsll_tumu(vbool64_t mask,vuint8mf8_t merge,vuint8mf8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf4_t test___riscv_vsll_tumu(vbool32_t mask,vuint8mf4_t merge,vuint8mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8mf2_t test___riscv_vsll_tumu(vbool16_t mask,vuint8mf2_t merge,vuint8mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m1_t test___riscv_vsll_tumu(vbool8_t mask,vuint8m1_t merge,vuint8m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m2_t test___riscv_vsll_tumu(vbool4_t mask,vuint8m2_t merge,vuint8m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m4_t test___riscv_vsll_tumu(vbool2_t mask,vuint8m4_t merge,vuint8m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint8m8_t test___riscv_vsll_tumu(vbool1_t mask,vuint8m8_t merge,vuint8m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf4_t test___riscv_vsll_tumu(vbool64_t mask,vuint16mf4_t merge,vuint16mf4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16mf2_t test___riscv_vsll_tumu(vbool32_t mask,vuint16mf2_t merge,vuint16mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m1_t test___riscv_vsll_tumu(vbool16_t mask,vuint16m1_t merge,vuint16m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m2_t test___riscv_vsll_tumu(vbool8_t mask,vuint16m2_t merge,vuint16m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m4_t test___riscv_vsll_tumu(vbool4_t mask,vuint16m4_t merge,vuint16m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint16m8_t test___riscv_vsll_tumu(vbool2_t mask,vuint16m8_t merge,vuint16m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32mf2_t test___riscv_vsll_tumu(vbool64_t mask,vuint32mf2_t merge,vuint32mf2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m1_t test___riscv_vsll_tumu(vbool32_t mask,vuint32m1_t merge,vuint32m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m2_t test___riscv_vsll_tumu(vbool16_t mask,vuint32m2_t merge,vuint32m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m4_t test___riscv_vsll_tumu(vbool8_t mask,vuint32m4_t merge,vuint32m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint32m8_t test___riscv_vsll_tumu(vbool4_t mask,vuint32m8_t merge,vuint32m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m1_t test___riscv_vsll_tumu(vbool64_t mask,vuint64m1_t merge,vuint64m1_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m2_t test___riscv_vsll_tumu(vbool32_t mask,vuint64m2_t merge,vuint64m2_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m4_t test___riscv_vsll_tumu(vbool16_t mask,vuint64m4_t merge,vuint64m4_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > +vuint64m8_t test___riscv_vsll_tumu(vbool8_t mask,vuint64m8_t merge,vuint64m8_t op1,size_t shift,size_t vl) > +{ > + return __riscv_vsll_tumu(mask,merge,op1,shift,32); > +} > + > + > + > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e8,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e16,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*mf2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e32,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m1,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m2,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m4,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > +/* { dg-final { scan-assembler-times {vsetvli\s+zero,\s*[a-x0-9]+,\s*e64,\s*m8,\s*tu,\s*mu\s+vsll\.vx\s+v[0-9]+,\s*v[0-9]+,\s*[a-x0-9]+,\s*v0.t\s+} 2 } } */ > -- > 2.36.3 >