From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: from mail-oi1-x22f.google.com (mail-oi1-x22f.google.com [IPv6:2607:f8b0:4864:20::22f]) by sourceware.org (Postfix) with ESMTPS id 40BDB3858407 for ; Mon, 4 Apr 2022 11:47:57 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.1 sourceware.org 40BDB3858407 Received: by mail-oi1-x22f.google.com with SMTP id j83so9800211oih.6 for ; Mon, 04 Apr 2022 04:47:57 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=HU529ra/HJKGswPtMaWjM4t6MsknFDYm4GRBKrPRzfM=; b=wmxldetP/sRLhRiXoLHs7Og19viYMUvNIwVRYUrOKenPljEJ6lu9HY4oPAe381bP7w R9dcWXe1iF5zHMMztBrYnz0PX2PB4hqSDgTp0MqhdTpGwQKvbCC9z1q9v84uGwxwKb5N O27NDDyKCPXesk02a26qFQS9Df6spip6YXunK/KVDh7+9PXD4O8L62u9xRqpimapH+jg gjKwnwRr+jV9z8v1dPNjxF1pOsObENNF0CVSoryXj4EBZyKCXioQ0Y+bJcaUbw1pNmut B1pI+7dNeCD+6W/OkNdDO+WrTsobH9vZAmwNR0zWnajzFA6qUOI0Br6N03qi1doGhX3H 3KxQ== X-Gm-Message-State: AOAM530EejeCCeHvKV2vVpUNT8x9hwB2xAf0rd0aS2hWjfIN2EUpitFy Ue+AAkL8DGu5ARNbqECP6QWGFJbro6QAqeOJOzw= X-Google-Smtp-Source: ABdhPJzXEcWhWmlVLMIrUEItG6p/tBvLeYpM4tdm/hcEpTKHN8/JRnfETWVKtUb9wndzhAQrI6BPNfryboe5ket53q0= X-Received: by 2002:a05:6808:2207:b0:2f9:35b6:8866 with SMTP id bd7-20020a056808220700b002f935b68866mr9945039oib.269.1649072876143; Mon, 04 Apr 2022 04:47:56 -0700 (PDT) MIME-Version: 1.0 References: <20220401075119.99163-1-hongtao.liu@intel.com> In-Reply-To: <20220401075119.99163-1-hongtao.liu@intel.com> From: Hongtao Liu Date: Mon, 4 Apr 2022 19:47:33 +0800 Message-ID: Subject: Re: [PATCH V3] Split vector load from parm_del to elemental loads to avoid STLF stalls. To: liuhongt Cc: GCC Patches Content-Type: text/plain; charset="UTF-8" X-Spam-Status: No, score=-8.7 required=5.0 tests=BAYES_00, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, FREEMAIL_FROM, GIT_PATCH_0, KAM_SHORT, RCVD_IN_DNSWL_NONE, SPF_HELO_NONE, SPF_PASS, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.4 X-Spam-Checker-Version: SpamAssassin 3.4.4 (2020-01-24) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-List-Received-Date: Mon, 04 Apr 2022 11:47:59 -0000 On Fri, Apr 1, 2022 at 4:32 PM liuhongt via Gcc-patches wrote: > > Update in V3: > 1. Add -param=x86-stlf-window-ninsns= (default 64). > 2. Exclude call in the window. > > Since cfg is freed before machine_reorg, just do a rough calculation > of the window according to the layout. > Also according to an experiment on CLX, set window size to 64. > > Currently only handle V2DFmode load since it doesn't need any scratch > registers, and it's sufficient to recover cray performance for -O2 > compared to GCC11. I'm going to check in the patch. > > gcc/ChangeLog: > > PR target/101908 > * config/i386/i386.cc (ix86_split_stlf_stall_load): New > function > (ix86_reorg): Call ix86_split_stlf_stall_load. > * config/i386/i386.opt (-param=x86-stlf-window-ninsns=): New > param. > > gcc/testsuite/ChangeLog: > > * gcc.target/i386/pr101908-1.c: New test. > * gcc.target/i386/pr101908-2.c: New test. > * gcc.target/i386/pr101908-3.c: New test. > --- > gcc/config/i386/i386.cc | 61 ++++++++++++++++++++++ > gcc/config/i386/i386.opt | 4 ++ > gcc/testsuite/gcc.target/i386/pr101908-1.c | 12 +++++ > gcc/testsuite/gcc.target/i386/pr101908-2.c | 12 +++++ > gcc/testsuite/gcc.target/i386/pr101908-3.c | 14 +++++ > 5 files changed, 103 insertions(+) > create mode 100644 gcc/testsuite/gcc.target/i386/pr101908-1.c > create mode 100644 gcc/testsuite/gcc.target/i386/pr101908-2.c > create mode 100644 gcc/testsuite/gcc.target/i386/pr101908-3.c > > diff --git a/gcc/config/i386/i386.cc b/gcc/config/i386/i386.cc > index 5a561966eb4..3f8a2c7932d 100644 > --- a/gcc/config/i386/i386.cc > +++ b/gcc/config/i386/i386.cc > @@ -21933,6 +21933,65 @@ ix86_seh_fixup_eh_fallthru (void) > emit_insn_after (gen_nops (const1_rtx), insn); > } > } > +/* Split vector load from parm_decl to elemental loads to avoid STLF > + stalls. */ > +static void > +ix86_split_stlf_stall_load () > +{ > + rtx_insn* insn, *start = get_insns (); > + unsigned window = 0; > + > + for (insn = start; insn; insn = NEXT_INSN (insn)) > + { > + if (!NONDEBUG_INSN_P (insn)) > + continue; > + window++; > + /* Insert 64 vaddps %xmm18, %xmm19, %xmm20(no dependence between each > + other, just emulate for pipeline) before stalled load, stlf stall > + case is as fast as no stall cases on CLX. > + Since CFG is freed before machine_reorg, just do a rough > + calculation of the window according to the layout. */ > + if (window > (unsigned) x86_stlf_window_ninsns) > + return; > + > + if (any_uncondjump_p (insn) > + || ANY_RETURN_P (PATTERN (insn)) > + || CALL_P (insn)) > + return; > + > + rtx set = single_set (insn); > + if (!set) > + continue; > + rtx src = SET_SRC (set); > + if (!MEM_P (src) > + /* Only handle V2DFmode load since it doesn't need any scratch > + register. */ > + || GET_MODE (src) != E_V2DFmode > + || !MEM_EXPR (src) > + || TREE_CODE (get_base_address (MEM_EXPR (src))) != PARM_DECL) > + continue; > + > + rtx zero = CONST0_RTX (V2DFmode); > + rtx dest = SET_DEST (set); > + rtx m = adjust_address (src, DFmode, 0); > + rtx loadlpd = gen_sse2_loadlpd (dest, zero, m); > + emit_insn_before (loadlpd, insn); > + m = adjust_address (src, DFmode, 8); > + rtx loadhpd = gen_sse2_loadhpd (dest, dest, m); > + if (dump_file && (dump_flags & TDF_DETAILS)) > + { > + fputs ("Due to potential STLF stall, split instruction:\n", > + dump_file); > + print_rtl_single (dump_file, insn); > + fputs ("To:\n", dump_file); > + print_rtl_single (dump_file, loadlpd); > + print_rtl_single (dump_file, loadhpd); > + } > + PATTERN (insn) = loadhpd; > + INSN_CODE (insn) = -1; > + gcc_assert (recog_memoized (insn) != -1); > + } > +} > > /* Implement machine specific optimizations. We implement padding of returns > for K8 CPUs and pass to avoid 4 jumps in the single 16 byte window. */ > @@ -21948,6 +22007,8 @@ ix86_reorg (void) > > if (optimize && optimize_function_for_speed_p (cfun)) > { > + if (TARGET_SSE2) > + ix86_split_stlf_stall_load (); > if (TARGET_PAD_SHORT_FUNCTION) > ix86_pad_short_function (); > else if (TARGET_PAD_RETURNS) > diff --git a/gcc/config/i386/i386.opt b/gcc/config/i386/i386.opt > index d8e8656a8ab..a6b0e28f238 100644 > --- a/gcc/config/i386/i386.opt > +++ b/gcc/config/i386/i386.opt > @@ -1210,3 +1210,7 @@ Support MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, AVX, AVX2, AVX512F and AVX5 > mdirect-extern-access > Target Var(ix86_direct_extern_access) Init(1) > Do not use GOT to access external symbols. > + > +-param=x86-stlf-window-ninsns= > +Target Joined UInteger Var(x86_stlf_window_ninsns) Init(64) Param > +Instructions number above which STFL stall penalty can be compensated. > diff --git a/gcc/testsuite/gcc.target/i386/pr101908-1.c b/gcc/testsuite/gcc.target/i386/pr101908-1.c > new file mode 100644 > index 00000000000..33d9684f0ad > --- /dev/null > +++ b/gcc/testsuite/gcc.target/i386/pr101908-1.c > @@ -0,0 +1,12 @@ > +/* { dg-do compile } */ > +/* { dg-options "-O2 -msse2 -mno-avx" } */ > +/* { dg-final { scan-assembler-not {(?n)movhpd[ \t]} } } */ > + > +struct X { double x[2]; }; > +typedef double v2df __attribute__((vector_size(16))); > + > +v2df __attribute__((noipa)) > +foo (struct X* x, struct X* y) > +{ > + return (v2df) {x->x[1], x->x[0] } + (v2df) { y->x[1], y->x[0] }; > +} > diff --git a/gcc/testsuite/gcc.target/i386/pr101908-2.c b/gcc/testsuite/gcc.target/i386/pr101908-2.c > new file mode 100644 > index 00000000000..45060b73c06 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/i386/pr101908-2.c > @@ -0,0 +1,12 @@ > +/* { dg-do compile } */ > +/* { dg-options "-O2 -msse2 -mno-avx" } */ > +/* { dg-final { scan-assembler-times {(?n)movhpd[ \t]+} "2" } } */ > + > +struct X { double x[4]; }; > +typedef double v2df __attribute__((vector_size(16))); > + > +v2df __attribute__((noipa)) > +foo (struct X x, struct X y) > +{ > + return (v2df) {x.x[1], x.x[0] } + (v2df) { y.x[1], y.x[0] }; > +} > diff --git a/gcc/testsuite/gcc.target/i386/pr101908-3.c b/gcc/testsuite/gcc.target/i386/pr101908-3.c > new file mode 100644 > index 00000000000..ddd3e8eff33 > --- /dev/null > +++ b/gcc/testsuite/gcc.target/i386/pr101908-3.c > @@ -0,0 +1,14 @@ > +/* { dg-do compile } */ > +/* { dg-options "-O2 -msse2 -mno-avx" } */ > +/* { dg-final { scan-assembler-not {(?n)movhpd[ \t]+} } } */ > + > +struct X { double x[4]; }; > +typedef double v2df __attribute__((vector_size(16))); > + > +extern void bar (void); > +v2df __attribute__((noipa)) > +foo (struct X x, struct X y) > +{ > + bar (); > + return (v2df) {x.x[1], x.x[0] } + (v2df) { y.x[1], y.x[0] }; > +} > -- > 2.18.1 > -- BR, Hongtao