From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: by sourceware.org (Postfix, from userid 1521) id B4D103858C27; Tue, 10 Jan 2023 06:24:26 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org B4D103858C27 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sourceware.org; s=default; t=1673331866; bh=IviqIYn7yQhem2vhYj5wBwJcpq/Cjc3nBV2WIcgr1mU=; h=From:To:Subject:Date:From; b=nMoXdjulwmlZGoxIVjmz3eRoqM+ywi/6Ybsp7fGd1IoUdZPt+y147Z9zmWh5zGQNU 5Wk1o/mirlZ/4OAJD7cn+a34zlc58bGTm6UkbqgdSNAMnBKNLGJMLBqqcRQJkRcWB5 KED9Fb6uiHxIKzspZopN/Cg76B6VF+FOuZg2RmtE= Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable From: Michael Frysinger To: gdb-cvs@sourceware.org Subject: [binutils-gdb] sim: mips: move libsim.a creation to top-level X-Act-Checkin: binutils-gdb X-Git-Author: Mike Frysinger X-Git-Refname: refs/heads/master X-Git-Oldrev: a6ead8401a356dadc86aff01788a27db2325f174 X-Git-Newrev: 1f1afa43f5ec535449d0be22abfbeffaa93952a0 Message-Id: <20230110062426.B4D103858C27@sourceware.org> Date: Tue, 10 Jan 2023 06:24:26 +0000 (GMT) List-Id: https://sourceware.org/git/gitweb.cgi?p=3Dbinutils-gdb.git;h=3D1f1afa43f5ec= 535449d0be22abfbeffaa93952a0 commit 1f1afa43f5ec535449d0be22abfbeffaa93952a0 Author: Mike Frysinger Date: Mon Dec 26 22:08:08 2022 -0500 sim: mips: move libsim.a creation to top-level =20 The objects are still compiled in the subdir, but the creation of the archive itself is in the top-level. This is a required step before we can move compilation itself up, and makes it easier to review. =20 The downside is that each object compile is a recursive make instead of a single one. On my 4 core system, it adds ~100msec to the build per port, so it's not great, but it shouldn't be a big deal. This will go away of course once the top-level compiles objects. =20 The mips code is a little more tricky than others because, for multi-run targets, it generates the list of sources & objects on the fly in the configure script. Diff: --- sim/Makefile.in | 261 +++++++++++++++++++++++++++++++++-------------= ---- sim/configure | 20 ++-- sim/mips/Makefile.in | 44 +-------- sim/mips/acinclude.m4 | 20 ++-- sim/mips/local.mk | 59 ++++++++++++ 5 files changed, 251 insertions(+), 153 deletions(-) diff --git a/sim/Makefile.in b/sim/Makefile.in index 5be80c17f4f..b1cc44cd2af 100644 --- a/sim/Makefile.in +++ b/sim/Makefile.in @@ -235,31 +235,60 @@ TESTS =3D testsuite/common/bits32m0$(EXEEXT) \ @SIM_ENABLE_ARCH_mcore_TRUE@am__append_85 =3D mcore/run @SIM_ENABLE_ARCH_microblaze_TRUE@am__append_86 =3D microblaze/libsim.a @SIM_ENABLE_ARCH_microblaze_TRUE@am__append_87 =3D microblaze/run -@SIM_ENABLE_ARCH_mips_TRUE@am__append_88 =3D mips/run -@SIM_ENABLE_ARCH_mips_TRUE@am__append_89 =3D mips_SIM_EXTRA_HW_DEVICES=3D"= $(mips_SIM_EXTRA_HW_DEVICES)" -@SIM_ENABLE_ARCH_mips_TRUE@am__append_90 =3D mips/itable.h \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@am__append_88 = =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/support.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/itable.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/semantics.= o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/idecode.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/icache.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/engine.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/irun.o + +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@am__append_89 =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_support.o= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_semantics= .o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_idecode.o= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_icache.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_support.o= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_semantics= .o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_idecode.o= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_icache.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/itable.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16run.o + +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__append_90 =3D= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ $(SIM_MIPS_MULTI= _OBJ) \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/itable.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/multi-run.o + +@SIM_ENABLE_ARCH_mips_TRUE@am__append_91 =3D mips/libsim.a +@SIM_ENABLE_ARCH_mips_TRUE@am__append_92 =3D mips/run +@SIM_ENABLE_ARCH_mips_TRUE@am__append_93 =3D mips_SIM_EXTRA_HW_DEVICES=3D"= $(mips_SIM_EXTRA_HW_DEVICES)" +@SIM_ENABLE_ARCH_mips_TRUE@am__append_94 =3D mips/itable.h \ @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_MULTI_SRC) -@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@am__append_91 = =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@am__append_95 = =3D \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ $(mips_BUILT_SR= C_FROM_GEN_MODE_SINGLE) \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/stamp-gen-= mode-single =20 -@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@am__append_92 =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@am__append_96 =3D \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ $(mips_BUILT_SRC_F= ROM_GEN_MODE_M16_M16) \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ $(mips_BUILT_SRC_F= ROM_GEN_MODE_M16_M32) \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/stamp-gen-mod= e-m16-m16 \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/stamp-gen-mod= e-m16-m32 =20 -@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__append_93 =3D= \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__append_97 =3D= \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ $(SIM_MIPS_MULTI= _SRC) \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/stamp-gen-m= ode-multi-igen \ @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/stamp-gen-m= ode-multi-run =20 -@SIM_ENABLE_ARCH_mips_TRUE@am__append_94 =3D $(mips_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_mips_TRUE@am__append_95 =3D $(mips_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_mips_TRUE@am__append_96 =3D mips/multi-include.h mips/mul= ti-run.c -@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_97 =3D mn10300/run -@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_98 =3D mn10300_SIM_EXTRA_HW_DEVIC= ES=3D"$(mn10300_SIM_EXTRA_HW_DEVICES)" -@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_99 =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@am__append_98 =3D $(mips_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_mips_TRUE@am__append_99 =3D $(mips_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_mips_TRUE@am__append_100 =3D mips/multi-include.h mips/mu= lti-run.c +@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_101 =3D mn10300/run +@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_102 =3D mn10300_SIM_EXTRA_HW_DEVI= CES=3D"$(mn10300_SIM_EXTRA_HW_DEVICES)" +@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_103 =3D \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.h \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.h \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.h \ @@ -268,29 +297,29 @@ TESTS =3D testsuite/common/bits32m0$(EXEEXT) \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.h \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.h =20 -@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_100 =3D $(mn10300_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_101 =3D $(mn10300_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_moxie_TRUE@am__append_102 =3D moxie/run -@SIM_ENABLE_ARCH_msp430_TRUE@am__append_103 =3D msp430/run -@SIM_ENABLE_ARCH_or1k_TRUE@am__append_104 =3D or1k/run -@SIM_ENABLE_ARCH_or1k_TRUE@am__append_105 =3D or1k/eng.h -@SIM_ENABLE_ARCH_or1k_TRUE@am__append_106 =3D $(or1k_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_or1k_TRUE@am__append_107 =3D $(or1k_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_ppc_TRUE@am__append_108 =3D ppc/run ppc/psim -@SIM_ENABLE_ARCH_pru_TRUE@am__append_109 =3D pru/run -@SIM_ENABLE_ARCH_riscv_TRUE@am__append_110 =3D riscv/run -@SIM_ENABLE_ARCH_rl78_TRUE@am__append_111 =3D rl78/run -@SIM_ENABLE_ARCH_rx_TRUE@am__append_112 =3D rx/run -@SIM_ENABLE_ARCH_sh_TRUE@am__append_113 =3D sh/run -@SIM_ENABLE_ARCH_sh_TRUE@am__append_114 =3D \ +@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_104 =3D $(mn10300_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_mn10300_TRUE@am__append_105 =3D $(mn10300_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_moxie_TRUE@am__append_106 =3D moxie/run +@SIM_ENABLE_ARCH_msp430_TRUE@am__append_107 =3D msp430/run +@SIM_ENABLE_ARCH_or1k_TRUE@am__append_108 =3D or1k/run +@SIM_ENABLE_ARCH_or1k_TRUE@am__append_109 =3D or1k/eng.h +@SIM_ENABLE_ARCH_or1k_TRUE@am__append_110 =3D $(or1k_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_or1k_TRUE@am__append_111 =3D $(or1k_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_ppc_TRUE@am__append_112 =3D ppc/run ppc/psim +@SIM_ENABLE_ARCH_pru_TRUE@am__append_113 =3D pru/run +@SIM_ENABLE_ARCH_riscv_TRUE@am__append_114 =3D riscv/run +@SIM_ENABLE_ARCH_rl78_TRUE@am__append_115 =3D rl78/run +@SIM_ENABLE_ARCH_rx_TRUE@am__append_116 =3D rx/run +@SIM_ENABLE_ARCH_sh_TRUE@am__append_117 =3D sh/run +@SIM_ENABLE_ARCH_sh_TRUE@am__append_118 =3D \ @SIM_ENABLE_ARCH_sh_TRUE@ sh/code.c \ @SIM_ENABLE_ARCH_sh_TRUE@ sh/ppi.c =20 -@SIM_ENABLE_ARCH_sh_TRUE@am__append_115 =3D $(sh_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_sh_TRUE@am__append_116 =3D sh/gencode -@SIM_ENABLE_ARCH_sh_TRUE@am__append_117 =3D $(sh_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_v850_TRUE@am__append_118 =3D v850/run -@SIM_ENABLE_ARCH_v850_TRUE@am__append_119 =3D \ +@SIM_ENABLE_ARCH_sh_TRUE@am__append_119 =3D $(sh_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_sh_TRUE@am__append_120 =3D sh/gencode +@SIM_ENABLE_ARCH_sh_TRUE@am__append_121 =3D $(sh_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_v850_TRUE@am__append_122 =3D v850/run +@SIM_ENABLE_ARCH_v850_TRUE@am__append_123 =3D \ @SIM_ENABLE_ARCH_v850_TRUE@ v850/icache.h \ @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.h \ @SIM_ENABLE_ARCH_v850_TRUE@ v850/semantics.h \ @@ -299,8 +328,8 @@ TESTS =3D testsuite/common/bits32m0$(EXEEXT) \ @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.h \ @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.h =20 -@SIM_ENABLE_ARCH_v850_TRUE@am__append_120 =3D $(v850_BUILD_OUTPUTS) -@SIM_ENABLE_ARCH_v850_TRUE@am__append_121 =3D $(v850_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_v850_TRUE@am__append_124 =3D $(v850_BUILD_OUTPUTS) +@SIM_ENABLE_ARCH_v850_TRUE@am__append_125 =3D $(v850_BUILD_OUTPUTS) subdir =3D . ACLOCAL_M4 =3D $(top_srcdir)/aclocal.m4 am__aclocal_m4_deps =3D $(top_srcdir)/../config/acx.m4 \ @@ -684,6 +713,28 @@ microblaze_libsim_a_AR =3D $(AR) $(ARFLAGS) @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/sim-resume.o am_microblaze_libsim_a_OBJECTS =3D microblaze_libsim_a_OBJECTS =3D $(am_microblaze_libsim_a_OBJECTS) +mips_libsim_a_AR =3D $(AR) $(ARFLAGS) +am__DEPENDENCIES_1 =3D +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__DEPENDENCIES_= 2 =3D $(am__DEPENDENCIES_1) \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/itable.o \ +@SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/multi-run.o +@SIM_ENABLE_ARCH_mips_TRUE@am__DEPENDENCIES_3 =3D $(am__append_88) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_89) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(am__DEPENDENCIES_2) +@SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_DEPENDENCIES =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(common_libcommon_a_OBJECTS) \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/interp.o $(am__DEPENDENCIES_3) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst \ +@SIM_ENABLE_ARCH_mips_TRUE@ %,mips/%,$(SIM_NEW_COMMON_OBJS)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst \ +@SIM_ENABLE_ARCH_mips_TRUE@ %,mips/dv-%.o,$(SIM_HW_DEVICES)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst \ +@SIM_ENABLE_ARCH_mips_TRUE@ %,mips/dv-%.o,$(mips_SIM_EXTRA_HW_DEVICES)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/cp1.o mips/dsp.o mips/mdmx.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/modules.o mips/sim-main.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-resume.o +am_mips_libsim_a_OBJECTS =3D +mips_libsim_a_OBJECTS =3D $(am_mips_libsim_a_OBJECTS) @SIM_ENABLE_IGEN_TRUE@am__EXEEXT_1 =3D $(IGEN) igen/filter$(EXEEXT) \ @SIM_ENABLE_IGEN_TRUE@ igen/gen$(EXEEXT) igen/ld-cache$(EXEEXT) \ @SIM_ENABLE_IGEN_TRUE@ igen/ld-decode$(EXEEXT) \ @@ -740,10 +791,10 @@ am__EXEEXT_8 =3D testsuite/common/bits32m0$(EXEEXT) \ PROGRAMS =3D $(noinst_PROGRAMS) am_aarch64_run_OBJECTS =3D aarch64_run_OBJECTS =3D $(am_aarch64_run_OBJECTS) -am__DEPENDENCIES_1 =3D $(BFD_LIB) $(OPCODES_LIB) $(LIBIBERTY_LIB) +am__DEPENDENCIES_4 =3D $(BFD_LIB) $(OPCODES_LIB) $(LIBIBERTY_LIB) @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_run_DEPENDENCIES =3D \ @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/nrun.o aarch64/libsim.a \ -@SIM_ENABLE_ARCH_aarch64_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_aarch64_TRUE@ $(am__DEPENDENCIES_4) AM_V_lt =3D $(am__v_lt_@AM_V@) am__v_lt_ =3D $(am__v_lt_@AM_DEFAULT_V@) am__v_lt_0 =3D --silent @@ -751,19 +802,19 @@ am__v_lt_1 =3D am_arm_run_OBJECTS =3D arm_run_OBJECTS =3D $(am_arm_run_OBJECTS) @SIM_ENABLE_ARCH_arm_TRUE@arm_run_DEPENDENCIES =3D arm/nrun.o \ -@SIM_ENABLE_ARCH_arm_TRUE@ arm/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_arm_TRUE@ arm/libsim.a $(am__DEPENDENCIES_4) am_avr_run_OBJECTS =3D avr_run_OBJECTS =3D $(am_avr_run_OBJECTS) @SIM_ENABLE_ARCH_avr_TRUE@avr_run_DEPENDENCIES =3D avr/nrun.o \ -@SIM_ENABLE_ARCH_avr_TRUE@ avr/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_avr_TRUE@ avr/libsim.a $(am__DEPENDENCIES_4) am_bfin_run_OBJECTS =3D bfin_run_OBJECTS =3D $(am_bfin_run_OBJECTS) @SIM_ENABLE_ARCH_bfin_TRUE@bfin_run_DEPENDENCIES =3D bfin/nrun.o \ -@SIM_ENABLE_ARCH_bfin_TRUE@ bfin/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_bfin_TRUE@ bfin/libsim.a $(am__DEPENDENCIES_4) am_bpf_run_OBJECTS =3D bpf_run_OBJECTS =3D $(am_bpf_run_OBJECTS) @SIM_ENABLE_ARCH_bpf_TRUE@bpf_run_DEPENDENCIES =3D bpf/nrun.o \ -@SIM_ENABLE_ARCH_bpf_TRUE@ bpf/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_bpf_TRUE@ bpf/libsim.a $(am__DEPENDENCIES_4) @SIM_ENABLE_ARCH_cr16_TRUE@am_cr16_gencode_OBJECTS =3D \ @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/gencode.$(OBJEXT) cr16_gencode_OBJECTS =3D $(am_cr16_gencode_OBJECTS) @@ -772,11 +823,11 @@ cr16_gencode_OBJECTS =3D $(am_cr16_gencode_OBJECTS) am_cr16_run_OBJECTS =3D cr16_run_OBJECTS =3D $(am_cr16_run_OBJECTS) @SIM_ENABLE_ARCH_cr16_TRUE@cr16_run_DEPENDENCIES =3D cr16/nrun.o \ -@SIM_ENABLE_ARCH_cr16_TRUE@ cr16/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_cr16_TRUE@ cr16/libsim.a $(am__DEPENDENCIES_4) am_cris_run_OBJECTS =3D cris_run_OBJECTS =3D $(am_cris_run_OBJECTS) @SIM_ENABLE_ARCH_cris_TRUE@cris_run_DEPENDENCIES =3D cris/nrun.o \ -@SIM_ENABLE_ARCH_cris_TRUE@ cris/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_cris_TRUE@ cris/libsim.a $(am__DEPENDENCIES_4) @SIM_ENABLE_ARCH_cris_TRUE@am_cris_rvdummy_OBJECTS =3D \ @SIM_ENABLE_ARCH_cris_TRUE@ cris/rvdummy.$(OBJEXT) cris_rvdummy_OBJECTS =3D $(am_cris_rvdummy_OBJECTS) @@ -790,15 +841,14 @@ d10v_gencode_OBJECTS =3D $(am_d10v_gencode_OBJECTS) am_d10v_run_OBJECTS =3D d10v_run_OBJECTS =3D $(am_d10v_run_OBJECTS) @SIM_ENABLE_ARCH_d10v_TRUE@d10v_run_DEPENDENCIES =3D d10v/nrun.o \ -@SIM_ENABLE_ARCH_d10v_TRUE@ d10v/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_d10v_TRUE@ d10v/libsim.a $(am__DEPENDENCIES_4) am_erc32_run_OBJECTS =3D erc32_run_OBJECTS =3D $(am_erc32_run_OBJECTS) -am__DEPENDENCIES_2 =3D @SIM_ENABLE_ARCH_erc32_TRUE@erc32_run_DEPENDENCIES =3D erc32/sis.o \ @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/libsim.a \ +@SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_4) \ @SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_1) \ -@SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_2) \ -@SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_2) +@SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_1) erc32_sis_SOURCES =3D erc32/sis.c erc32_sis_OBJECTS =3D erc32/sis.$(OBJEXT) erc32_sis_LDADD =3D $(LDADD) @@ -807,20 +857,20 @@ example_synacor_run_OBJECTS =3D $(am_example_synacor_= run_OBJECTS) @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_run_DEPENDENCIES =3D \ @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/nrun.o \ @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/libsim.a \ -@SIM_ENABLE_ARCH_examples_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_examples_TRUE@ $(am__DEPENDENCIES_4) am_frv_run_OBJECTS =3D frv_run_OBJECTS =3D $(am_frv_run_OBJECTS) @SIM_ENABLE_ARCH_frv_TRUE@frv_run_DEPENDENCIES =3D frv/nrun.o \ -@SIM_ENABLE_ARCH_frv_TRUE@ frv/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_frv_TRUE@ frv/libsim.a $(am__DEPENDENCIES_4) am_ft32_run_OBJECTS =3D ft32_run_OBJECTS =3D $(am_ft32_run_OBJECTS) @SIM_ENABLE_ARCH_ft32_TRUE@ft32_run_DEPENDENCIES =3D ft32/nrun.o \ -@SIM_ENABLE_ARCH_ft32_TRUE@ ft32/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_ft32_TRUE@ ft32/libsim.a $(am__DEPENDENCIES_4) am_h8300_run_OBJECTS =3D h8300_run_OBJECTS =3D $(am_h8300_run_OBJECTS) @SIM_ENABLE_ARCH_h8300_TRUE@h8300_run_DEPENDENCIES =3D h8300/nrun.o \ @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/libsim.a \ -@SIM_ENABLE_ARCH_h8300_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_h8300_TRUE@ $(am__DEPENDENCIES_4) am_igen_filter_OBJECTS =3D igen_filter_OBJECTS =3D $(am_igen_filter_OBJECTS) @SIM_ENABLE_IGEN_TRUE@igen_filter_DEPENDENCIES =3D igen/filter-main.o \ @@ -852,11 +902,11 @@ am_iq2000_run_OBJECTS =3D iq2000_run_OBJECTS =3D $(am_iq2000_run_OBJECTS) @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_run_DEPENDENCIES =3D iq2000/nrun.o \ @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/libsim.a \ -@SIM_ENABLE_ARCH_iq2000_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_iq2000_TRUE@ $(am__DEPENDENCIES_4) am_lm32_run_OBJECTS =3D lm32_run_OBJECTS =3D $(am_lm32_run_OBJECTS) @SIM_ENABLE_ARCH_lm32_TRUE@lm32_run_DEPENDENCIES =3D lm32/nrun.o \ -@SIM_ENABLE_ARCH_lm32_TRUE@ lm32/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_lm32_TRUE@ lm32/libsim.a $(am__DEPENDENCIES_4) @SIM_ENABLE_ARCH_m32c_TRUE@am_m32c_opc2c_OBJECTS =3D \ @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/opc2c.$(OBJEXT) m32c_opc2c_OBJECTS =3D $(am_m32c_opc2c_OBJECTS) @@ -864,11 +914,11 @@ m32c_opc2c_LDADD =3D $(LDADD) am_m32c_run_OBJECTS =3D m32c_run_OBJECTS =3D $(am_m32c_run_OBJECTS) @SIM_ENABLE_ARCH_m32c_TRUE@m32c_run_DEPENDENCIES =3D m32c/main.o \ -@SIM_ENABLE_ARCH_m32c_TRUE@ m32c/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_m32c_TRUE@ m32c/libsim.a $(am__DEPENDENCIES_4) am_m32r_run_OBJECTS =3D m32r_run_OBJECTS =3D $(am_m32r_run_OBJECTS) @SIM_ENABLE_ARCH_m32r_TRUE@m32r_run_DEPENDENCIES =3D m32r/nrun.o \ -@SIM_ENABLE_ARCH_m32r_TRUE@ m32r/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_m32r_TRUE@ m32r/libsim.a $(am__DEPENDENCIES_4) @SIM_ENABLE_ARCH_m68hc11_TRUE@am_m68hc11_gencode_OBJECTS =3D \ @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/gencode.$(OBJEXT) m68hc11_gencode_OBJECTS =3D $(am_m68hc11_gencode_OBJECTS) @@ -877,72 +927,72 @@ am_m68hc11_run_OBJECTS =3D m68hc11_run_OBJECTS =3D $(am_m68hc11_run_OBJECTS) @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_run_DEPENDENCIES =3D \ @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/nrun.o m68hc11/libsim.a \ -@SIM_ENABLE_ARCH_m68hc11_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_m68hc11_TRUE@ $(am__DEPENDENCIES_4) am_mcore_run_OBJECTS =3D mcore_run_OBJECTS =3D $(am_mcore_run_OBJECTS) @SIM_ENABLE_ARCH_mcore_TRUE@mcore_run_DEPENDENCIES =3D mcore/nrun.o \ @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/libsim.a \ -@SIM_ENABLE_ARCH_mcore_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_mcore_TRUE@ $(am__DEPENDENCIES_4) am_microblaze_run_OBJECTS =3D microblaze_run_OBJECTS =3D $(am_microblaze_run_OBJECTS) @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_run_DEPENDENCIES =3D \ @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/nrun.o \ @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/libsim.a \ -@SIM_ENABLE_ARCH_microblaze_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_microblaze_TRUE@ $(am__DEPENDENCIES_4) am_mips_run_OBJECTS =3D mips_run_OBJECTS =3D $(am_mips_run_OBJECTS) @SIM_ENABLE_ARCH_mips_TRUE@mips_run_DEPENDENCIES =3D mips/nrun.o \ -@SIM_ENABLE_ARCH_mips_TRUE@ mips/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_mips_TRUE@ mips/libsim.a $(am__DEPENDENCIES_4) am_mn10300_run_OBJECTS =3D mn10300_run_OBJECTS =3D $(am_mn10300_run_OBJECTS) @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_run_DEPENDENCIES =3D \ @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/nrun.o mn10300/libsim.a \ -@SIM_ENABLE_ARCH_mn10300_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_mn10300_TRUE@ $(am__DEPENDENCIES_4) am_moxie_run_OBJECTS =3D moxie_run_OBJECTS =3D $(am_moxie_run_OBJECTS) @SIM_ENABLE_ARCH_moxie_TRUE@moxie_run_DEPENDENCIES =3D moxie/nrun.o \ @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/libsim.a \ -@SIM_ENABLE_ARCH_moxie_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_moxie_TRUE@ $(am__DEPENDENCIES_4) am_msp430_run_OBJECTS =3D msp430_run_OBJECTS =3D $(am_msp430_run_OBJECTS) @SIM_ENABLE_ARCH_msp430_TRUE@msp430_run_DEPENDENCIES =3D msp430/nrun.o \ @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/libsim.a \ -@SIM_ENABLE_ARCH_msp430_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_msp430_TRUE@ $(am__DEPENDENCIES_4) am_or1k_run_OBJECTS =3D or1k_run_OBJECTS =3D $(am_or1k_run_OBJECTS) @SIM_ENABLE_ARCH_or1k_TRUE@or1k_run_DEPENDENCIES =3D or1k/nrun.o \ -@SIM_ENABLE_ARCH_or1k_TRUE@ or1k/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_or1k_TRUE@ or1k/libsim.a $(am__DEPENDENCIES_4) ppc_psim_SOURCES =3D ppc/psim.c ppc_psim_OBJECTS =3D ppc/psim.$(OBJEXT) ppc_psim_LDADD =3D $(LDADD) am_ppc_run_OBJECTS =3D ppc_run_OBJECTS =3D $(am_ppc_run_OBJECTS) @SIM_ENABLE_ARCH_ppc_TRUE@ppc_run_DEPENDENCIES =3D ppc/main.o \ -@SIM_ENABLE_ARCH_ppc_TRUE@ ppc/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_ppc_TRUE@ ppc/libsim.a $(am__DEPENDENCIES_4) am_pru_run_OBJECTS =3D pru_run_OBJECTS =3D $(am_pru_run_OBJECTS) @SIM_ENABLE_ARCH_pru_TRUE@pru_run_DEPENDENCIES =3D pru/nrun.o \ -@SIM_ENABLE_ARCH_pru_TRUE@ pru/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_pru_TRUE@ pru/libsim.a $(am__DEPENDENCIES_4) am_riscv_run_OBJECTS =3D riscv_run_OBJECTS =3D $(am_riscv_run_OBJECTS) @SIM_ENABLE_ARCH_riscv_TRUE@riscv_run_DEPENDENCIES =3D riscv/nrun.o \ @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/libsim.a \ -@SIM_ENABLE_ARCH_riscv_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_riscv_TRUE@ $(am__DEPENDENCIES_4) am_rl78_run_OBJECTS =3D rl78_run_OBJECTS =3D $(am_rl78_run_OBJECTS) @SIM_ENABLE_ARCH_rl78_TRUE@rl78_run_DEPENDENCIES =3D rl78/main.o \ -@SIM_ENABLE_ARCH_rl78_TRUE@ rl78/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_rl78_TRUE@ rl78/libsim.a $(am__DEPENDENCIES_4) am_rx_run_OBJECTS =3D rx_run_OBJECTS =3D $(am_rx_run_OBJECTS) @SIM_ENABLE_ARCH_rx_TRUE@rx_run_DEPENDENCIES =3D rx/main.o rx/libsim.a \ -@SIM_ENABLE_ARCH_rx_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_rx_TRUE@ $(am__DEPENDENCIES_4) @SIM_ENABLE_ARCH_sh_TRUE@am_sh_gencode_OBJECTS =3D sh/gencode.$(OBJEXT) sh_gencode_OBJECTS =3D $(am_sh_gencode_OBJECTS) sh_gencode_LDADD =3D $(LDADD) am_sh_run_OBJECTS =3D sh_run_OBJECTS =3D $(am_sh_run_OBJECTS) @SIM_ENABLE_ARCH_sh_TRUE@sh_run_DEPENDENCIES =3D sh/nrun.o sh/libsim.a \ -@SIM_ENABLE_ARCH_sh_TRUE@ $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_sh_TRUE@ $(am__DEPENDENCIES_4) testsuite_common_alu_tst_SOURCES =3D testsuite/common/alu-tst.c testsuite_common_alu_tst_OBJECTS =3D testsuite/common/alu-tst.$(OBJEXT) testsuite_common_alu_tst_LDADD =3D $(LDADD) @@ -972,7 +1022,7 @@ testsuite_common_fpu_tst_LDADD =3D $(LDADD) am_v850_run_OBJECTS =3D v850_run_OBJECTS =3D $(am_v850_run_OBJECTS) @SIM_ENABLE_ARCH_v850_TRUE@v850_run_DEPENDENCIES =3D v850/nrun.o \ -@SIM_ENABLE_ARCH_v850_TRUE@ v850/libsim.a $(am__DEPENDENCIES_1) +@SIM_ENABLE_ARCH_v850_TRUE@ v850/libsim.a $(am__DEPENDENCIES_4) AM_V_P =3D $(am__v_P_@AM_V@) am__v_P_ =3D $(am__v_P_@AM_DEFAULT_V@) am__v_P_0 =3D false @@ -1018,11 +1068,12 @@ SOURCES =3D $(aarch64_libsim_a_SOURCES) $(arm_libsi= m_a_SOURCES) \ $(lm32_libsim_a_SOURCES) $(m32c_libsim_a_SOURCES) \ $(m32r_libsim_a_SOURCES) $(m68hc11_libsim_a_SOURCES) \ $(mcore_libsim_a_SOURCES) $(microblaze_libsim_a_SOURCES) \ - $(aarch64_run_SOURCES) $(arm_run_SOURCES) $(avr_run_SOURCES) \ - $(bfin_run_SOURCES) $(bpf_run_SOURCES) $(cr16_gencode_SOURCES) \ - $(cr16_run_SOURCES) $(cris_run_SOURCES) \ - $(cris_rvdummy_SOURCES) $(d10v_gencode_SOURCES) \ - $(d10v_run_SOURCES) $(erc32_run_SOURCES) erc32/sis.c \ + $(mips_libsim_a_SOURCES) $(aarch64_run_SOURCES) \ + $(arm_run_SOURCES) $(avr_run_SOURCES) $(bfin_run_SOURCES) \ + $(bpf_run_SOURCES) $(cr16_gencode_SOURCES) $(cr16_run_SOURCES) \ + $(cris_run_SOURCES) $(cris_rvdummy_SOURCES) \ + $(d10v_gencode_SOURCES) $(d10v_run_SOURCES) \ + $(erc32_run_SOURCES) erc32/sis.c \ $(example_synacor_run_SOURCES) $(frv_run_SOURCES) \ $(ft32_run_SOURCES) $(h8300_run_SOURCES) \ $(igen_filter_SOURCES) $(igen_gen_SOURCES) \ @@ -1575,7 +1626,7 @@ SUBDIRS =3D @subdirs@ $(SIM_SUBDIRS) AM_MAKEFLAGS =3D SIM_NEW_COMMON_OBJS_=3D"$(SIM_NEW_COMMON_OBJS)" \ $(am__append_3) $(am__append_16) $(am__append_30) \ $(am__append_63) $(am__append_74) $(am__append_80) \ - $(am__append_89) $(am__append_98) + $(am__append_93) $(am__append_102) pkginclude_HEADERS =3D $(am__append_1) noinst_LIBRARIES =3D common/libcommon.a $(am__append_5) $(am__append_8) \ $(am__append_10) $(am__append_12) $(am__append_14) \ @@ -1584,17 +1635,17 @@ noinst_LIBRARIES =3D common/libcommon.a $(am__appen= d_5) $(am__append_8) \ $(am__append_47) $(am__append_52) $(am__append_54) \ $(am__append_56) $(am__append_61) $(am__append_67) \ $(am__append_72) $(am__append_78) $(am__append_84) \ - $(am__append_86) + $(am__append_86) $(am__append_91) BUILT_SOURCES =3D $(am__append_19) $(am__append_24) $(am__append_32) \ $(am__append_37) $(am__append_49) $(am__append_58) \ - $(am__append_64) $(am__append_75) $(am__append_90) \ - $(am__append_99) $(am__append_105) $(am__append_114) \ - $(am__append_119) + $(am__append_64) $(am__append_75) $(am__append_94) \ + $(am__append_103) $(am__append_109) $(am__append_118) \ + $(am__append_123) CLEANFILES =3D common/version.c common/version.c-stamp \ testsuite/common/bits-gen testsuite/common/bits32m0.c \ testsuite/common/bits32m31.c testsuite/common/bits64m0.c \ testsuite/common/bits64m63.c -DISTCLEANFILES =3D $(am__append_96) +DISTCLEANFILES =3D $(am__append_100) MOSTLYCLEANFILES =3D core $(common_HW_CONFIG_H_TARGETS) $(patsubst \ %,%/stamp-hw,$(SIM_ENABLED_ARCHES)) \ $(common_GEN_MODULES_C_TARGETS) $(patsubst \ @@ -1603,8 +1654,8 @@ MOSTLYCLEANFILES =3D core $(common_HW_CONFIG_H_TARGET= S) $(patsubst \ $(am__append_27) $(am__append_34) $(am__append_40) \ $(am__append_51) $(am__append_60) $(am__append_66) \ $(am__append_71) $(am__append_77) $(am__append_83) \ - $(am__append_95) $(am__append_101) $(am__append_107) \ - $(am__append_117) $(am__append_121) + $(am__append_99) $(am__append_105) $(am__append_111) \ + $(am__append_121) $(am__append_125) AM_CFLAGS =3D $(WERROR_CFLAGS) $(WARN_CFLAGS) AM_CPPFLAGS =3D $(INCGNU) -I$(srcroot)/include -I../bfd -I.. \ $(SIM_HW_CFLAGS) $(SIM_INLINE) -I$(srcdir)/common \ @@ -1618,9 +1669,9 @@ SIM_ALL_RECURSIVE_DEPS =3D common/libcommon.a \ $(am__append_4) $(am__append_20) $(am__append_25) \ $(am__append_33) $(am__append_38) $(am__append_50) \ $(am__append_59) $(am__append_65) $(am__append_69) \ - $(am__append_76) $(am__append_81) $(am__append_94) \ - $(am__append_100) $(am__append_106) $(am__append_115) \ - $(am__append_120) + $(am__append_76) $(am__append_81) $(am__append_98) \ + $(am__append_104) $(am__append_110) $(am__append_119) \ + $(am__append_124) SIM_INSTALL_DATA_LOCAL_DEPS =3D=20 SIM_INSTALL_EXEC_LOCAL_DEPS =3D $(am__append_43) SIM_UNINSTALL_LOCAL_DEPS =3D $(am__append_44) @@ -2349,6 +2400,24 @@ testsuite_common_CPPFLAGS =3D \ @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/libsim.a \ @SIM_ENABLE_ARCH_microblaze_TRUE@ $(SIM_COMMON_LIBS) =20 +@SIM_ENABLE_ARCH_mips_TRUE@mips_GEN_OBJ =3D $(am__append_88) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_89) $(am__append_90) +@SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_SOURCES =3D=20 +@SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_LIBADD =3D \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(common_libcommon_a_OBJECTS) \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/interp.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(mips_GEN_OBJ) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/%,$(SIM_NEW_COMMON_OBJS)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/dv-%.o,$(SIM_HW_DEVICES)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/dv-%.o,$(mips_SIM_EXTRA_HW_D= EVICES)) \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/cp1.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/dsp.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/mdmx.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/modules.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-main.o \ +@SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-resume.o + +@SIM_ENABLE_ARCH_mips_TRUE@EXTRA_mips_libsim_a_DEPENDENCIES =3D $(SIM_MIPS= _MULTI_OBJ) @SIM_ENABLE_ARCH_mips_TRUE@mips_run_SOURCES =3D=20 @SIM_ENABLE_ARCH_mips_TRUE@mips_run_LDADD =3D \ @SIM_ENABLE_ARCH_mips_TRUE@ mips/nrun.o \ @@ -2401,8 +2470,8 @@ testsuite_common_CPPFLAGS =3D \ @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILD_OUTPUTS =3D \ @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_BUILT_SRC_FROM_IGEN_ITABLE) \ @SIM_ENABLE_ARCH_mips_TRUE@ mips/stamp-igen-itable \ -@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_91) $(am__append_92) \ -@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_93) +@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_95) $(am__append_96) \ +@SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_97) @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_TRACE =3D # -G omit-line-numbers # -G= trace-rule-selection -G trace-rule-rejection -G trace-entries # -G trace-a= ll @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_INSN =3D $(srcdir)/mips/mips.igen @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_INSN_INC =3D \ @@ -2977,6 +3046,14 @@ microblaze/libsim.a: $(microblaze_libsim_a_OBJECTS) = $(microblaze_libsim_a_DEPEND $(AM_V_at)-rm -f microblaze/libsim.a $(AM_V_AR)$(microblaze_libsim_a_AR) microblaze/libsim.a $(microblaze_libs= im_a_OBJECTS) $(microblaze_libsim_a_LIBADD) $(AM_V_at)$(RANLIB) microblaze/libsim.a +mips/$(am__dirstamp): + @$(MKDIR_P) mips + @: > mips/$(am__dirstamp) + +mips/libsim.a: $(mips_libsim_a_OBJECTS) $(mips_libsim_a_DEPENDENCIES) $(EX= TRA_mips_libsim_a_DEPENDENCIES) mips/$(am__dirstamp) + $(AM_V_at)-rm -f mips/libsim.a + $(AM_V_AR)$(mips_libsim_a_AR) mips/libsim.a $(mips_libsim_a_OBJECTS) $(mi= ps_libsim_a_LIBADD) + $(AM_V_at)$(RANLIB) mips/libsim.a =20 clean-checkPROGRAMS: @list=3D'$(check_PROGRAMS)'; test -n "$$list" || exit 0; \ @@ -3159,9 +3236,6 @@ mcore/run$(EXEEXT): $(mcore_run_OBJECTS) $(mcore_run_= DEPENDENCIES) $(EXTRA_mcore microblaze/run$(EXEEXT): $(microblaze_run_OBJECTS) $(microblaze_run_DEPEND= ENCIES) $(EXTRA_microblaze_run_DEPENDENCIES) microblaze/$(am__dirstamp) @rm -f microblaze/run$(EXEEXT) $(AM_V_CCLD)$(LINK) $(microblaze_run_OBJECTS) $(microblaze_run_LDADD) $(L= IBS) -mips/$(am__dirstamp): - @$(MKDIR_P) mips - @: > mips/$(am__dirstamp) =20 mips/run$(EXEEXT): $(mips_run_OBJECTS) $(mips_run_DEPENDENCIES) $(EXTRA_mi= ps_run_DEPENDENCIES) mips/$(am__dirstamp) @rm -f mips/run$(EXEEXT) @@ -4685,6 +4759,13 @@ testsuite/common/bits64m63.c: testsuite/common/bits-= gen$(EXEEXT) testsuite/commo =20 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze/%.o: common/%.c @SIM_ENABLE_ARCH_microblaze_TRUE@ $(AM_V_at)$(MAKE) $(AM_MAKEFLAGS) -C $(@= D) $(@F) +@SIM_ENABLE_ARCH_mips_TRUE@$(mips_libsim_a_OBJECTS) $(mips_libsim_a_LIBADD= ): mips/hw-config.h + +@SIM_ENABLE_ARCH_mips_TRUE@mips/%.o: mips/%.c +@SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)$(MAKE) $(AM_MAKEFLAGS) -C $(@D) $(@= F) + +@SIM_ENABLE_ARCH_mips_TRUE@mips/%.o: common/%.c +@SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)$(MAKE) $(AM_MAKEFLAGS) -C $(@D) $(@= F) @SIM_ENABLE_ARCH_mips_TRUE@mips/modules.c: | $(mips_BUILD_OUTPUTS) =20 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_BUILT_SRC_FROM_IGEN_ITABLE): mips/stamp-= igen-itable diff --git a/sim/configure b/sim/configure index bcbe473bb04..0fdb11dfe2d 100755 --- a/sim/configure +++ b/sim/configure @@ -16582,22 +16582,22 @@ __EOF__ *:*mips16*:*) : ws=3D"m32 m16" =20 - as_fn_append SIM_MIPS_MULTI_SRC " m16${name}_run.c" - as_fn_append SIM_MIPS_MULTI_OBJ " m16${name}_run.o" + as_fn_append SIM_MIPS_MULTI_SRC " mips/m16${name}_run.c" + as_fn_append SIM_MIPS_MULTI_OBJ " mips/m16${name}_run.o" as_fn_append SIM_MIPS_IGEN_ITABLE_FLAGS " -F 16" ;; #( *:*micromips32*:*) : ws=3D"micromips_m32 micromips16 micromips32" =20 - as_fn_append SIM_MIPS_MULTI_SRC " micromips${name}_run.c" - as_fn_append SIM_MIPS_MULTI_OBJ " micromips${name}_run.o" + as_fn_append SIM_MIPS_MULTI_SRC " mips/micromips${name}_run.c" + as_fn_append SIM_MIPS_MULTI_OBJ " mips/micromips${name}_run.o" as_fn_append SIM_MIPS_IGEN_ITABLE_FLAGS " -F 16,32" ;; #( *:*micromips64*:*) : ws=3D"micromips_m64 micromips16 micromips64" =20 - as_fn_append SIM_MIPS_MULTI_SRC " micromips${name}_run.c" - as_fn_append SIM_MIPS_MULTI_OBJ " micromips${name}_run.o" + as_fn_append SIM_MIPS_MULTI_SRC " mips/micromips${name}_run.c" + as_fn_append SIM_MIPS_MULTI_OBJ " mips/micromips${name}_run.o" as_fn_append SIM_MIPS_IGEN_ITABLE_FLAGS " -F 16,32,64" ;; #( *) : @@ -16606,9 +16606,9 @@ esac =20 for w in ${ws}; do for base in engine icache idecode model semantics support; do - as_fn_append SIM_MIPS_MULTI_SRC " ${w}${name}_${base}.c" - as_fn_append SIM_MIPS_MULTI_SRC " ${w}${name}_${base}.h" - as_fn_append SIM_MIPS_MULTI_OBJ " ${w}${name}_${base}.o" + as_fn_append SIM_MIPS_MULTI_SRC " mips/${w}${name}_${base}.c" + as_fn_append SIM_MIPS_MULTI_SRC " mips/${w}${name}_${base}.h" + as_fn_append SIM_MIPS_MULTI_OBJ " mips/${w}${name}_${base}.o" done as_fn_append SIM_MIPS_MULTI_IGEN_CONFIGS " ${w}${c}" done @@ -16638,7 +16638,7 @@ fi __EOF__ =20 else - SIM_MIPS_MULTI_SRC=3Ddoesnt-exist.c + SIM_MIPS_MULTI_SRC=3Dmips/doesnt-exist.c SIM_MIPS_IGEN_ITABLE_FLAGS=3D'$(SIM_MIPS_SINGLE_FLAGS)' if test "x$SIM_MIPS_GEN" =3D x"M16"; then : as_fn_append SIM_MIPS_IGEN_ITABLE_FLAGS ' $(SIM_MIPS_M16_FLAGS)' diff --git a/sim/mips/Makefile.in b/sim/mips/Makefile.in index eb20977c5cc..c79a831dd78 100644 --- a/sim/mips/Makefile.in +++ b/sim/mips/Makefile.in @@ -3,51 +3,9 @@ =20 ## COMMON_PRE_CONFIG_FRAG =20 -SIM_MIPS_GEN =3D @SIM_MIPS_GEN@ -SIM_MIPS_MULTI_OBJ =3D @SIM_MIPS_MULTI_OBJ@ - arch =3D mips =20 -# Object files created by various simulator generators. - - -SIM_SINGLE_OBJ =3D \ - support.o \ - itable.o \ - semantics.o \ - idecode.o \ - icache.o \ - engine.o \ - irun.o \ - - -SIM_M16_OBJ =3D \ - m16_support.o \ - m16_semantics.o \ - m16_idecode.o \ - m16_icache.o \ - \ - m32_support.o \ - m32_semantics.o \ - m32_idecode.o \ - m32_icache.o \ - \ - itable.o \ - m16run.o \ - -SIM_MULTI_OBJ =3D $(SIM_MIPS_MULTI_OBJ) \ - itable.o \ - multi-run.o \ - -SIM_OBJS =3D \ - interp.o \ - $(SIM_$(SIM_MIPS_GEN)_OBJ) \ - $(SIM_NEW_COMMON_OBJS) \ - cp1.o \ - mdmx.o \ - dsp.o \ - sim-main.o \ - sim-resume.o \ +SIM_LIBSIM =3D =20 # List of flags to always pass to $(CC). SIM_EXTRA_CFLAGS =3D @SIM_MIPS_SUBTARGET@ diff --git a/sim/mips/acinclude.m4 b/sim/mips/acinclude.m4 index f2dd97f3dc4..58b55a2782b 100644 --- a/sim/mips/acinclude.m4 +++ b/sim/mips/acinclude.m4 @@ -252,8 +252,8 @@ __EOF__ dnl The top-level function for the mips16 simulator is dnl in a file m16${name}_run.c, generated by the dnl tmp-run-multi Makefile rule. - AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" m16${name}_run.c"]) - AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" m16${name}_run.o"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" mips/m16${name}_run.c"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" mips/m16${name}_run.o"]) AS_VAR_APPEND([SIM_MIPS_IGEN_ITABLE_FLAGS], [" -F 16"]) ], [*:*micromips32*:*], [dnl @@ -264,8 +264,8 @@ __EOF__ dnl The top-level function for the micromips simulator is dnl in a file micromips${name}_run.c, generated by the dnl tmp-run-multi Makefile rule. - AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" micromips${name}_run.c"]) - AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" micromips${name}_run.o"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" mips/micromips${name}_run.c"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" mips/micromips${name}_run.o"]) AS_VAR_APPEND([SIM_MIPS_IGEN_ITABLE_FLAGS], [" -F 16,32"]) ], [*:*micromips64*:*], [dnl @@ -276,8 +276,8 @@ __EOF__ dnl The top-level function for the micromips simulator is dnl in a file micromips${name}_run.c, generated by the dnl tmp-run-multi Makefile rule. - AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" micromips${name}_run.c"]) - AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" micromips${name}_run.o"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" mips/micromips${name}_run.c"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" mips/micromips${name}_run.o"]) AS_VAR_APPEND([SIM_MIPS_IGEN_ITABLE_FLAGS], [" -F 16,32,64"]) ], [ws=3Dm32]) @@ -286,9 +286,9 @@ __EOF__ dnl and ${SIM_MIPS_MULTI_OBJ}. for w in ${ws}; do for base in engine icache idecode model semantics support; do - AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" ${w}${name}_${base}.c"]) - AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" ${w}${name}_${base}.h"]) - AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" ${w}${name}_${base}.o"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" mips/${w}${name}_${base}.c"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_SRC], [" mips/${w}${name}_${base}.h"]) + AS_VAR_APPEND([SIM_MIPS_MULTI_OBJ], [" mips/${w}${name}_${base}.o"]) done AS_VAR_APPEND([SIM_MIPS_MULTI_IGEN_CONFIGS], [" ${w}${c}"]) done @@ -320,7 +320,7 @@ __EOF__ __EOF__ ], [dnl dnl For clean-extra target. - SIM_MIPS_MULTI_SRC=3Ddoesnt-exist.c + SIM_MIPS_MULTI_SRC=3Dmips/doesnt-exist.c SIM_MIPS_IGEN_ITABLE_FLAGS=3D'$(SIM_MIPS_SINGLE_FLAGS)' AS_VAR_IF([SIM_MIPS_GEN], ["M16"], [AS_VAR_APPEND([SIM_MIPS_IGEN_ITABLE_= FLAGS], [' $(SIM_MIPS_M16_FLAGS)'])]) ]) diff --git a/sim/mips/local.mk b/sim/mips/local.mk index 5a7b12c29a1..f255ffca611 100644 --- a/sim/mips/local.mk +++ b/sim/mips/local.mk @@ -16,6 +16,65 @@ ## You should have received a copy of the GNU General Public License ## along with this program. If not, see . =20 +%C%_GEN_OBJ =3D +if SIM_MIPS_GEN_MODE_SINGLE +%C%_GEN_OBJ +=3D \ + %D%/support.o \ + %D%/itable.o \ + %D%/semantics.o \ + %D%/idecode.o \ + %D%/icache.o \ + %D%/engine.o \ + %D%/irun.o +endif +if SIM_MIPS_GEN_MODE_M16 +%C%_GEN_OBJ +=3D \ + %D%/m16_support.o \ + %D%/m16_semantics.o \ + %D%/m16_idecode.o \ + %D%/m16_icache.o \ + \ + %D%/m32_support.o \ + %D%/m32_semantics.o \ + %D%/m32_idecode.o \ + %D%/m32_icache.o \ + \ + %D%/itable.o \ + %D%/m16run.o +endif +if SIM_MIPS_GEN_MODE_MULTI +%C%_GEN_OBJ +=3D \ + $(SIM_MIPS_MULTI_OBJ) \ + %D%/itable.o \ + %D%/multi-run.o +endif +%C%_libsim_a_SOURCES =3D +%C%_libsim_a_LIBADD =3D \ + $(common_libcommon_a_OBJECTS) \ + %D%/interp.o \ + $(%C%_GEN_OBJ) \ + $(patsubst %,%D%/%,$(SIM_NEW_COMMON_OBJS)) \ + $(patsubst %,%D%/dv-%.o,$(SIM_HW_DEVICES)) \ + $(patsubst %,%D%/dv-%.o,$(%C%_SIM_EXTRA_HW_DEVICES)) \ + %D%/cp1.o \ + %D%/dsp.o \ + %D%/mdmx.o \ + %D%/modules.o \ + %D%/sim-main.o \ + %D%/sim-resume.o +## Workaround Automake bug where $(SIM_MIPS_MULTI_OBJ) isn't copied from L= IBADD +## to DEPENDENCIES automatically. +EXTRA_mips_libsim_a_DEPENDENCIES =3D $(SIM_MIPS_MULTI_OBJ) +$(%C%_libsim_a_OBJECTS) $(%C%_libsim_a_LIBADD): %D%/hw-config.h + +noinst_LIBRARIES +=3D %D%/libsim.a + +%D%/%.o: %D%/%.c + $(AM_V_at)$(MAKE) $(AM_MAKEFLAGS) -C $(@D) $(@F) + +%D%/%.o: common/%.c + $(AM_V_at)$(MAKE) $(AM_MAKEFLAGS) -C $(@D) $(@F) + %C%_run_SOURCES =3D %C%_run_LDADD =3D \ %D%/nrun.o \