From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Received: (qmail 84959 invoked by alias); 13 Oct 2017 12:37:12 -0000 Mailing-List: contact gdb-patches-help@sourceware.org; run by ezmlm Precedence: bulk List-Id: List-Subscribe: List-Archive: List-Post: List-Help: , Sender: gdb-patches-owner@sourceware.org Received: (qmail 83976 invoked by uid 89); 13 Oct 2017 12:37:11 -0000 Authentication-Results: sourceware.org; auth=none X-Virus-Found: No X-Spam-SWARE-Status: No, score=-7.5 required=5.0 tests=AWL,BAYES_00,FREEMAIL_FROM,GIT_PATCH_3,RCVD_IN_DNSWL_NONE,RCVD_IN_SORBS_SPAM,SPF_PASS autolearn=ham version=3.3.2 spammy=3809, doug, Doug, stafford X-HELO: mail-pf0-f172.google.com Received: from mail-pf0-f172.google.com (HELO mail-pf0-f172.google.com) (209.85.192.172) by sourceware.org (qpsmtpd/0.93/v0.84-503-g423c35a) with ESMTP; Fri, 13 Oct 2017 12:37:07 +0000 Received: by mail-pf0-f172.google.com with SMTP id d28so10040142pfe.2 for ; Fri, 13 Oct 2017 05:37:07 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id; bh=d/EeBpY+f4H1bbR7l1KgyYGR8+cKWmyACjWskrd8Lmk=; b=c269FLaHZDsq95HMnVybtTYdRBL4FWeDwqwBZ+pPI5E0XfzB2y/VTs9V6jIriyCT7g xOxHdZ/gWWSIeDY07yX8pziSaL929TcOC9HaKSu9H3CE5Ljv8bGSTdIx/cDKIgaCmg8q 1JSPu+vI+FlR2Mkel6jXa+B6+mrIATYpo2udy5GvZdkpe5gvAhIQCCGkqPZms9/ZOiPg l/E5GiZ3cFMvEI+4HuSVtL4jn37YWmh0e9spYpY5esIGjXkvAy8r+wGzSnQeKfbQzGCZ DI+qHW6fIWjNEPXGnCmbaOKme1Ot2ViMFk5/bCTTN5blpe4EBrBR5xUYhPy/s0ZMIkCY oKeg== X-Gm-Message-State: AMCzsaUSSTR+gj+CR7zpfleupVwGsNfuSxb8vIMfP5qKb+sD23Y+bxFs qeMTA1DKhJG0f587TIgOGdXuLgeF X-Google-Smtp-Source: AOwi7QBxBwBLo8i3XizNXKitCb+UjtPUrw/etaIlX52MoCt573786wDZuty8IGbX0X6hHj7vujaLQQ== X-Received: by 10.99.109.2 with SMTP id i2mr1181052pgc.194.1507898225157; Fri, 13 Oct 2017 05:37:05 -0700 (PDT) Received: from localhost (g248.61-45-56.ppp.wakwak.ne.jp. [61.45.56.248]) by smtp.gmail.com with ESMTPSA id u197sm2362970pgb.33.2017.10.13.05.37.03 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Fri, 13 Oct 2017 05:37:04 -0700 (PDT) From: Stafford Horne To: GDB patches Cc: Doug Evans , Simon Marchi , Mike Frysinger , Openrisc , Stafford Horne Subject: [PATCH v6 0/6] sim port for OpenRISC Date: Fri, 13 Oct 2017 12:37:00 -0000 Message-Id: <20171013123646.8206-1-shorne@gmail.com> X-IsSubscribed: yes X-SW-Source: 2017-10/txt/msg00354.txt.bz2 Hello, Please find attached the sim patches that allow to get a basic OpenRISC system running. This was used to verify the OpenRISC gdb port. The main author is Peter Gavin who should have his FSF copyright in place. Request for comments on: - The testcase has a few tests commented out. I do not plan to fix now, but hopefully be addressed after upstreaming. # Test Results # Sim dejagnu tests were added specifically for openrisc and used to test this. Please see the details of running the testsuite for sim below: === sim Summary === # of expected passes 18 /home/shorne/work/openrisc/build-gdb/sim/or1k/run 0.5 Thanks, -Stafford Changes since v5 * Moved the cover letter docs into a README as suggested by Doug * Fixes in sim-fpu suggested by Simon - removed some spurious comments - added a missing changelog entry for sim_fpu_print_status - fixed an indent issue * Fixed changelog of MUL2OFSI and MUL1OFSI - comment was flipped - switched from saying macro to function * Fixes to sim & testsuite patch - removed 1996 copyrights throughout - fixed 80 char column issues - fixed comment typos - fixed issue with '* current_cpu' vs '*current_cpu' throughout - added comments about SR[LEE] Changes since v4 * Added comments to most of the functions * Implemented remainder fpu function * Actually wire in fpu and error handling logic * Added fpu test case Changes since v3 * Cleaned up indentation and style of sim testsuite * Cleaned up TODOs in testsuite * Implemented range exception Changes since v2 * Removed 64-bit implementation (reduced files) * Removed cgen suffix patch * Removed different builds for linux * Removed unused macros * Fixed gnu style issues pointed out by Mike * Fixed copyrights (not Cygnus, added to each file) Changes since v1 * Squashed sim patches into single sim patch * Put Generated files in separate patch * I have my sim/gdb copyright assignment complete Peter Gavin (3): sim: cgen: add remainder functions (needed for OR1K lf.rem.[sd]) sim: cgen: add MUL2OFSI and MUL1OFSI functions (needed for OR1K l.mul[u]) sim: testsuite: add testsuite for or1k sim Stafford Horne (3): sim: or1k: add or1k target to sim sim: or1k: add cgen generated files sim: or1k: add autoconf generated files sim/common/cgen-accfp.c | 40 + sim/common/cgen-fpu.h | 4 + sim/common/cgen-ops.h | 18 + sim/common/sim-fpu.c | 86 + sim/common/sim-fpu.h | 13 +- sim/configure | 9 + sim/configure.tgt | 3 + sim/or1k/Makefile.in | 147 + sim/or1k/README | 107 + sim/or1k/aclocal.m4 | 119 + sim/or1k/arch.c | 38 + sim/or1k/arch.h | 50 + sim/or1k/config.in | 248 + sim/or1k/configure | 16043 +++++++++++++++++++++++ sim/or1k/configure.ac | 17 + sim/or1k/cpu.c | 10181 ++++++++++++++ sim/or1k/cpu.h | 5024 +++++++ sim/or1k/cpuall.h | 66 + sim/or1k/decode.c | 2559 ++++ sim/or1k/decode.h | 94 + sim/or1k/mloop.in | 241 + sim/or1k/model.c | 3809 ++++++ sim/or1k/or1k-sim.h | 93 + sim/or1k/or1k.c | 356 + sim/or1k/sem-switch.c | 2748 ++++ sim/or1k/sem.c | 2953 +++++ sim/or1k/sim-if.c | 279 + sim/or1k/sim-main.h | 81 + sim/or1k/traps.c | 299 + sim/testsuite/configure | 4 + sim/testsuite/sim/or1k/add.S | 639 + sim/testsuite/sim/or1k/alltests.exp | 34 + sim/testsuite/sim/or1k/and.S | 198 + sim/testsuite/sim/or1k/basic.S | 522 + sim/testsuite/sim/or1k/div.S | 291 + sim/testsuite/sim/or1k/ext.S | 236 + sim/testsuite/sim/or1k/find.S | 100 + sim/testsuite/sim/or1k/flag.S | 386 + sim/testsuite/sim/or1k/fpu.S | 129 + sim/testsuite/sim/or1k/jump.S | 105 + sim/testsuite/sim/or1k/load.S | 358 + sim/testsuite/sim/or1k/mac.S | 778 ++ sim/testsuite/sim/or1k/mfspr.S | 171 + sim/testsuite/sim/or1k/mul.S | 574 + sim/testsuite/sim/or1k/or.S | 199 + sim/testsuite/sim/or1k/or1k-asm-test-env.h | 59 + sim/testsuite/sim/or1k/or1k-asm-test-helpers.h | 121 + sim/testsuite/sim/or1k/or1k-asm-test.h | 226 + sim/testsuite/sim/or1k/or1k-asm.h | 37 + sim/testsuite/sim/or1k/or1k-test.ld | 75 + sim/testsuite/sim/or1k/ror.S | 159 + sim/testsuite/sim/or1k/shift.S | 541 + sim/testsuite/sim/or1k/spr-defs.h | 120 + sim/testsuite/sim/or1k/sub.S | 215 + sim/testsuite/sim/or1k/xor.S | 200 + 55 files changed, 52197 insertions(+), 5 deletions(-) create mode 100644 sim/or1k/Makefile.in create mode 100644 sim/or1k/README create mode 100644 sim/or1k/aclocal.m4 create mode 100644 sim/or1k/arch.c create mode 100644 sim/or1k/arch.h create mode 100644 sim/or1k/config.in create mode 100755 sim/or1k/configure create mode 100644 sim/or1k/configure.ac create mode 100644 sim/or1k/cpu.c create mode 100644 sim/or1k/cpu.h create mode 100644 sim/or1k/cpuall.h create mode 100644 sim/or1k/decode.c create mode 100644 sim/or1k/decode.h create mode 100644 sim/or1k/mloop.in create mode 100644 sim/or1k/model.c create mode 100644 sim/or1k/or1k-sim.h create mode 100644 sim/or1k/or1k.c create mode 100644 sim/or1k/sem-switch.c create mode 100644 sim/or1k/sem.c create mode 100644 sim/or1k/sim-if.c create mode 100644 sim/or1k/sim-main.h create mode 100644 sim/or1k/traps.c create mode 100644 sim/testsuite/sim/or1k/add.S create mode 100644 sim/testsuite/sim/or1k/alltests.exp create mode 100644 sim/testsuite/sim/or1k/and.S create mode 100644 sim/testsuite/sim/or1k/basic.S create mode 100644 sim/testsuite/sim/or1k/div.S create mode 100644 sim/testsuite/sim/or1k/ext.S create mode 100644 sim/testsuite/sim/or1k/find.S create mode 100644 sim/testsuite/sim/or1k/flag.S create mode 100644 sim/testsuite/sim/or1k/fpu.S create mode 100644 sim/testsuite/sim/or1k/jump.S create mode 100644 sim/testsuite/sim/or1k/load.S create mode 100644 sim/testsuite/sim/or1k/mac.S create mode 100644 sim/testsuite/sim/or1k/mfspr.S create mode 100644 sim/testsuite/sim/or1k/mul.S create mode 100644 sim/testsuite/sim/or1k/or.S create mode 100644 sim/testsuite/sim/or1k/or1k-asm-test-env.h create mode 100644 sim/testsuite/sim/or1k/or1k-asm-test-helpers.h create mode 100644 sim/testsuite/sim/or1k/or1k-asm-test.h create mode 100644 sim/testsuite/sim/or1k/or1k-asm.h create mode 100644 sim/testsuite/sim/or1k/or1k-test.ld create mode 100644 sim/testsuite/sim/or1k/ror.S create mode 100644 sim/testsuite/sim/or1k/shift.S create mode 100644 sim/testsuite/sim/or1k/spr-defs.h create mode 100644 sim/testsuite/sim/or1k/sub.S create mode 100644 sim/testsuite/sim/or1k/xor.S -- 2.13.6