public inbox for gdb@sourceware.org
 help / color / mirror / Atom feed
* Always cache memory and registers
@ 2003-06-22 22:26 Andrew Cagney
  2003-06-22 22:34 ` Daniel Jacobowitz
  2003-06-23 19:02 ` Discrepency between gdbarch_frame_locals_address and get_frame_locals_address? Paul N. Hilfinger
  0 siblings, 2 replies; 7+ messages in thread
From: Andrew Cagney @ 2003-06-22 22:26 UTC (permalink / raw)
  To: gdb

Hello,

Think back to the rationale for GDB simply flushing its entire state 
after the user modifies a memory or register.   No matter how inefficent 
that update is, it can't be any worse than the full refresh needed after 
a single step.  All effort should be put into making single step fast, 
and not into making read-modifywrite fast.

I think I've just found a similar argument that can be used to justify 
always enabling a data cache.  GDB's dcache is currently disabled (or at 
least was the last time I looked :-).  The rationale was that the user, 
when inspecting in-memory devices, would be confused if repeated reads 
did not reflect the devices current register values.

The problem with this is GUIs.

A GUI can simultaneously display multiple views of the same memory 
region.  Should each of those displays generate separate target reads 
(with different values and side effects) or should they all share a 
common cache?

I think the later because it is impossible, from a GUI, to predict or 
control the number of reads that request will trigger.  Hence I'm 
thinking that a data cache should be enabled by default.

The only proviso being that the the current cache and target vector 
would need to be modified so that the cache only ever requested the data 
needed, leaving it to the target to supply more if available (much like 
registers do today).  The current dcache doesn't do this, it instead 
pads out small reads :-(

One thing that could be added to this is the idea of a sync point.
When supplying data, the target could mark it as volatile.  Such 
volatile data would then be drawn from the cache but only up until the 
next sync point.  After that a fetch would trigger a new read. 
Returning to the command line, for instance, could be a sync point. 
Individual x/i commands on a volatile region would be separated by sync 
points, and hence would trigger separate reads.

Thoughts.  I think this provides at least one techical reason for 
enabling the cache.

enjoy,
Andrew

^ permalink raw reply	[flat|nested] 7+ messages in thread

end of thread, other threads:[~2003-06-23 19:47 UTC | newest]

Thread overview: 7+ messages (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2003-06-22 22:26 Always cache memory and registers Andrew Cagney
2003-06-22 22:34 ` Daniel Jacobowitz
2003-06-22 22:55   ` Andrew Cagney
2003-06-23  3:57     ` Daniel Jacobowitz
2003-06-23 14:13       ` Andrew Cagney
2003-06-23 19:02 ` Discrepency between gdbarch_frame_locals_address and get_frame_locals_address? Paul N. Hilfinger
2003-06-23 19:47   ` Andrew Cagney

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).