public inbox for gcc-cvs@sourceware.org
help / color / mirror / Atom feed
* [gcc r12-7949] MIPS: IPL is 8bit in Cause and Status registers if TARGET_MCU
@ 2022-04-01  6:57 YunQiang Su
  0 siblings, 0 replies; only message in thread
From: YunQiang Su @ 2022-04-01  6:57 UTC (permalink / raw)
  To: gcc-cvs

https://gcc.gnu.org/g:15d683d4f0b390b27c54a7c92c6e4f33195bdc93

commit r12-7949-g15d683d4f0b390b27c54a7c92c6e4f33195bdc93
Author: YunQiang Su <yunqiang.su@cipunited.com>
Date:   Wed Jan 26 03:21:20 2022 +0000

    MIPS: IPL is 8bit in Cause and Status registers if TARGET_MCU
    
    If MIPS MCU extension is enable, the IPL section in Cause and Status
    registers has been expand to 8bit instead of 6bit.
    
    In Cause: the bits are 10-17.
    In Status: the bits are 10-16 and 18.
    
    MD00834-2B-MUCON-AFP-01.03.pdf: P49 and P61.
    
    gcc/ChangeLog:
    
            * config/mips/mips.cc (mips_expand_prologue):
              IPL is 8bit for MCU ASE.

Diff:
---
 gcc/config/mips/mips.cc | 16 ++++++++++++++--
 1 file changed, 14 insertions(+), 2 deletions(-)

diff --git a/gcc/config/mips/mips.cc b/gcc/config/mips/mips.cc
index a1c4b437cd4..91e1e964f94 100644
--- a/gcc/config/mips/mips.cc
+++ b/gcc/config/mips/mips.cc
@@ -12254,10 +12254,22 @@ mips_expand_prologue (void)
 	      /* Insert the RIPL into our copy of SR (k1) as the new IPL.  */
 	      if (!cfun->machine->keep_interrupts_masked_p
 		  && cfun->machine->int_mask == INT_MASK_EIC)
-		emit_insn (gen_insvsi (gen_rtx_REG (SImode, K1_REG_NUM),
-				       GEN_INT (6),
+		{
+		  emit_insn (gen_insvsi (gen_rtx_REG (SImode, K1_REG_NUM),
+				       TARGET_MCU ? GEN_INT (7) : GEN_INT (6),
 				       GEN_INT (SR_IPL),
 				       gen_rtx_REG (SImode, K0_REG_NUM)));
+		  if (TARGET_MCU)
+		    {
+		      emit_insn (gen_lshrsi3 (gen_rtx_REG (SImode, K0_REG_NUM),
+					gen_rtx_REG (SImode, K0_REG_NUM),
+					GEN_INT (7)));
+		      emit_insn (gen_insvsi (gen_rtx_REG (SImode, K1_REG_NUM),
+				       GEN_INT (1),
+				       GEN_INT (SR_IPL+8),
+				       gen_rtx_REG (SImode, K0_REG_NUM)));
+		    }
+		}
 
 	      /* Clear all interrupt mask bits up to and including the
 		 handler's interrupt line.  */


^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2022-04-01  6:57 UTC | newest]

Thread overview: (only message) (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2022-04-01  6:57 [gcc r12-7949] MIPS: IPL is 8bit in Cause and Status registers if TARGET_MCU YunQiang Su

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).