public inbox for gcc-cvs@sourceware.org
help / color / mirror / Atom feed
* [gcc(refs/users/meissner/heads/work148-ajit)] Update ChangeLog.*
@ 2023-11-28  5:47 Michael Meissner
  0 siblings, 0 replies; only message in thread
From: Michael Meissner @ 2023-11-28  5:47 UTC (permalink / raw)
  To: gcc-cvs

https://gcc.gnu.org/g:81ac651816d1601ffa76c3d1b4f6ebef0b746734

commit 81ac651816d1601ffa76c3d1b4f6ebef0b746734
Author: Michael Meissner <meissner@linux.ibm.com>
Date:   Tue Nov 28 00:47:26 2023 -0500

    Update ChangeLog.*

Diff:
---
 gcc/ChangeLog.ajit | 129 +++++++++++++++++++++++++++++++++++++++++++++++++++++
 1 file changed, 129 insertions(+)

diff --git a/gcc/ChangeLog.ajit b/gcc/ChangeLog.ajit
index 39fa690be15..f37d1c22995 100644
--- a/gcc/ChangeLog.ajit
+++ b/gcc/ChangeLog.ajit
@@ -1,5 +1,134 @@
+==================== Branch work148-ajit, patch #1 ====================
+
+Add new pass for replacement of contiguous addresses vector load lxv with lxvp
+
+This patch add new pass to replace contiguous addresses vector load lxv with mma instruction
+lxvp. This patch addresses one regressions failure in ARM architecture.
+
+Bootstrapped and regtested with powepc64-linux-gnu.
+
+Thanks & Regards
+Ajit
+
+
+rs6000: Add new pass for replacement of contiguous lxv with lxvp.
+
+New pass to replace contiguous addresses lxv with lxvp. This pass
+is registered after ree rtl pass.
+
+2023-10-07  Ajit Kumar Agarwal  <aagarwa1@linux.ibm.com>
+
+gcc/
+
+	* config/rs6000/rs6000-passes.def: Registered vecload pass.
+	* config/rs6000/rs6000-vecload-opt.cc: Add new pass.
+	* config.gcc: Add new executable.
+	* config/rs6000/rs6000-protos.h: Add new prototype for vecload
+	pass.
+	* config/rs6000/rs6000.cc: Add new prototype for vecload pass.
+	* config/rs6000/t-rs6000: Add new rule.
+
+gcc/
+
+	* g++.target/powerpc/vecload.C: New test.
+
+==================== Branch work148-ajit, patch #1 (from work148 branch) ====================
+
+Power10: Add options to disable load and store vector pair.
+
+This is version 2 of the patch to add -mno-load-vector-pair and
+-mno-store-vector-pair undocumented tuning switches.
+
+The differences between the first version of the patch and this version is that
+I added explicit RTL abi attributes for when the compiler can generate the load
+vector pair and store vector pair instructions.  By having this attribute, the
+movoo insn has separate alternatives for when we generate the instruction and
+when we want to split the instruction into 2 separate vector loads or stores.
+
+In the first version of the patch, I had previously provided built-in functions
+that would always generate load vector pair and store vector pair instructions
+even if these instructions are normally disabled.  I found these built-ins
+weren't specified like the other vector pair built-ins, and I didn't include
+documentation for the built-in functions.  If we want such built-in functions,
+we can add them as a separate patch later.
+
+In addition, since both versions of the patch adds #pragma target and attribute
+support to change the results for individual functions, we can select on a
+function by function basis what the defaults for load/store vector pair is.
+
+The original text for the patch is:
+
+In working on some future patches that involve utilizing vector pair
+instructions, I wanted to be able to tune my program to enable or disable using
+the vector pair load or store operations while still keeping the other
+operations on the vector pair.
+
+This patch adds two undocumented tuning options.  The -mno-load-vector-pair
+option would tell GCC to generate two load vector instructions instead of a
+single load vector pair.  The -mno-store-vector-pair option would tell GCC to
+generate two store vector instructions instead of a single store vector pair.
+
+If either -mno-load-vector-pair is used, GCC will not generate the indexed
+stxvpx instruction.  Similarly if -mno-store-vector-pair is used, GCC will not
+generate the indexed lxvpx instruction.  The reason for this is to enable
+splitting the {,p}lxvp or {,p}stxvp instructions after reload without needing a
+scratch GPR register.
+
+The default for -mcpu=power10 is that both load vector pair and store vector
+pair are enabled.
+
+I added code so that the user code can modify these settings using either a
+'#pragma GCC target' directive or used __attribute__((__target__(...))) in the
+function declaration.
+
+I added tests for the switches, #pragma, and attribute options.
+
+I have built this on both little endian power10 systems and big endian power9
+systems doing the normal bootstrap and test.  There were no regressions in any
+of the tests, and the new tests passed.  Can I check this patch into the master
+branch?
+
+2023-11-28  Michael Meissner  <meissner@linux.ibm.com>
+
+gcc/
+
+	* config/rs6000/mma.md (movoo): Add support for -mno-load-vector-pair and
+	-mno-store-vector-pair.
+	* config/rs6000/rs6000-cpus.def (OTHER_POWER10_MASKS): Add support for
+	-mload-vector-pair and -mstore-vector-pair.
+	(POWERPC_MASKS): Likewise.
+	* config/rs6000/rs6000.cc (rs6000_setup_reg_addr_masks): Only allow
+	indexed mode for OOmode if we are generating both load vector pair and
+	store vector pair instructions.
+	(rs6000_option_override_internal): Add support for -mno-load-vector-pair
+	and -mno-store-vector-pair.
+	(rs6000_opt_masks): Likewise.
+	* config/rs6000/rs6000.md (isa attribute): Add lxvp and stxvp
+	attributes.
+	(enabled attribute): Likewise.
+	* config/rs6000/rs6000.opt (-mload-vector-pair): New option.
+	(-mstore-vector-pair): Likewise.
+
+gcc/testsuite/
+
+	* gcc.target/powerpc/vector-pair-attribute.c: New test.
+	* gcc.target/powerpc/vector-pair-pragma.c: New test.
+	* gcc.target/powerpc/vector-pair-switch1.c: New test.
+	* gcc.target/powerpc/vector-pair-switch2.c: New test.
+	* gcc.target/powerpc/vector-pair-switch3.c: New test.
+	* gcc.target/powerpc/vector-pair-switch4.c: New test.
+
 ==================== Branch work148-ajit, baseline ====================
 
+Add ChangeLog.ajit and update REVISION.
+
+2023-11-28  Michael Meissner  <meissner@linux.ibm.com>
+
+gcc/
+
+	* ChangeLog.ajit: New file for branch.
+	* REVISION: Update.
+
 2023-11-28   Michael Meissner  <meissner@linux.ibm.com>
 
 	Clone branch

^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2023-11-28  5:47 UTC | newest]

Thread overview: (only message) (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2023-11-28  5:47 [gcc(refs/users/meissner/heads/work148-ajit)] Update ChangeLog.* Michael Meissner

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).