public inbox for gcc-cvs@sourceware.org
help / color / mirror / Atom feed
* [gcc r13-2328] RISC-V: Add RVV constraints.
@ 2022-09-01  2:04 Kito Cheng
  0 siblings, 0 replies; only message in thread
From: Kito Cheng @ 2022-09-01  2:04 UTC (permalink / raw)
  To: gcc-cvs

https://gcc.gnu.org/g:e8089aff3602447cd66ea723802d43cec4e7ec02

commit r13-2328-ge8089aff3602447cd66ea723802d43cec4e7ec02
Author: zhongjuzhe <juzhe.zhong@rivai.ai>
Date:   Tue Aug 30 14:13:51 2022 +0800

    RISC-V: Add RVV constraints.
    
    gcc/ChangeLog:
    
            * config/riscv/constraints.md (TARGET_VECTOR ? V_REGS : NO_REGS): Add
            "vr" constraint.
            (TARGET_VECTOR ? VD_REGS : NO_REGS): Add "vd" constraint.
            (TARGET_VECTOR ? VM_REGS : NO_REGS): Add "vm" constraint.
            (vp): Add poly constraint.

Diff:
---
 gcc/config/riscv/constraints.md | 20 ++++++++++++++++++++
 1 file changed, 20 insertions(+)

diff --git a/gcc/config/riscv/constraints.md b/gcc/config/riscv/constraints.md
index 2873d533cb5..8997284f32e 100644
--- a/gcc/config/riscv/constraints.md
+++ b/gcc/config/riscv/constraints.md
@@ -108,3 +108,23 @@
    A constant @code{move_operand}."
   (and (match_operand 0 "move_operand")
        (match_test "CONSTANT_P (op)")))
+
+;; Vector constraints.
+
+(define_register_constraint "vr" "TARGET_VECTOR ? V_REGS : NO_REGS"
+  "A vector register (if available).")
+
+(define_register_constraint "vd" "TARGET_VECTOR ? VD_REGS : NO_REGS"
+  "A vector register except mask register (if available).")
+
+(define_register_constraint "vm" "TARGET_VECTOR ? VM_REGS : NO_REGS"
+  "A vector mask register (if available).")
+
+;; This constraint is used to match instruction "csrr %0, vlenb" which is generated in "mov<mode>".
+;; VLENB is a run-time constant which represent the vector register length in bytes.
+;; BYTES_PER_RISCV_VECTOR represent runtime invariant of vector register length in bytes.
+;; We should only allow the poly equal to BYTES_PER_RISCV_VECTOR.
+(define_constraint "vp"
+  "POLY_INT"
+  (and (match_code "const_poly_int")
+       (match_test "known_eq (rtx_to_poly_int64 (op), BYTES_PER_RISCV_VECTOR)")))

^ permalink raw reply	[flat|nested] only message in thread

only message in thread, other threads:[~2022-09-01  2:04 UTC | newest]

Thread overview: (only message) (download: mbox.gz / follow: Atom feed)
-- links below jump to the message on this page --
2022-09-01  2:04 [gcc r13-2328] RISC-V: Add RVV constraints Kito Cheng

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).