public inbox for gcc-patches@gcc.gnu.org
 help / color / mirror / Atom feed
From: Stamatis Markianos-Wright <stam.markianos-wright@arm.com>
To: Kyrylo Tkachov <Kyrylo.Tkachov@arm.com>,
	Andrea Corallo <Andrea.Corallo@arm.com>,
	"gcc-patches@gcc.gnu.org" <gcc-patches@gcc.gnu.org>
Cc: Richard Earnshaw <Richard.Earnshaw@arm.com>
Subject: Re: [PATCH 09/10] arm testsuite: XFAIL or relax registers in some tests
Date: Tue, 2 May 2023 13:17:03 +0100	[thread overview]
Message-ID: <1327ffe9-c188-e60b-0a07-90fb3ed26d7a@arm.com> (raw)
In-Reply-To: <PAXPR08MB69269D7133F9AB316FF89A31936B9@PAXPR08MB6926.eurprd08.prod.outlook.com>


On 28/04/2023 17:54, Kyrylo Tkachov wrote:
>
>> -----Original Message-----
>> From: Andrea Corallo <andrea.corallo@arm.com>
>> Sent: Friday, April 28, 2023 12:30 PM
>> To: gcc-patches@gcc.gnu.org
>> Cc: Kyrylo Tkachov <Kyrylo.Tkachov@arm.com>; Richard Earnshaw
>> <Richard.Earnshaw@arm.com>; Stam Markianos-Wright <Stam.Markianos-
>> Wright@arm.com>
>> Subject: [PATCH 09/10] arm testsuite: XFAIL or relax registers in some tests
>>
>> From: Stam Markianos-Wright <stam.markianos-wright@arm.com>
>>
>> Hi all,
>>
>> This is a simple testsuite tidy-up patch, addressing to types of errors:
>>
>> * The vcmp vector-scalar tests failing due to the compiler's preference
>> of vector-vector comparisons, over vector-scalar comparisons. This is
>> due to the lack of cost model for MVE and the compiler not knowing that
>> the RTL vec_duplicate is free in those instructions. For now, we simply
>> XFAIL these checks.
> I'd like to see this deficiency tracked in Bugzilla before we mark these as XFAIL.

Yep! Raised https://gcc.gnu.org/bugzilla/show_bug.cgi?id=109697
(And I'll also update this commit message to reference that PR now)

>
>> * The tests for pr108177 had strict usage of q0 and r0 registers,
>> meaning that they would FAIL with -mfloat-abi=softf. The register checks
>> have now been relaxed.
> This part is ok.
> Thanks,
> Kyrill
>
>> gcc/testsuite/ChangeLog:
>>
>>        * gcc.target/arm/mve/intrinsics/srshr.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/srshrl.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/uqshl.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/uqshll.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/urshr.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/urshrl.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadciq_m_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadciq_m_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadciq_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadciq_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadcq_m_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadcq_m_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadcq_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vadcq_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbciq_m_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbciq_m_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbciq_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbciq_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbcq_m_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbcq_m_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbcq_s32.c: XFAIL check.
>>        * gcc.target/arm/mve/intrinsics/vsbcq_u32.c: XFAIL check.
>>        * gcc.target/arm/mve/pr108177-1.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-10.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-11.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-12.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-13.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-14.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-2.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-3.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-4.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-5.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-6.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-7.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-8.c: Relax registers.
>>        * gcc.target/arm/mve/pr108177-9.c: Relax registers.
>> ---
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c  | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c  | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c  | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c  | 2 +-
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-1.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-10.c              | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-11.c              | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-12.c              | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-13.c              | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-14.c              | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-2.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-3.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-4.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-5.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-6.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-7.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-8.c               | 4 ++--
>>   gcc/testsuite/gcc.target/arm/mve/pr108177-9.c               | 4 ++--
>>   38 files changed, 52 insertions(+), 52 deletions(-)
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c
>> index dc63c527743..9f8111438a1 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c
>> @@ -39,7 +39,7 @@ foo1 (uint16x8_t a, uint16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u16        cs, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c
>> index 8c5d185ca22..799d3bcdab1 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c
>> @@ -39,7 +39,7 @@ foo1 (uint32x4_t a, uint32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u32        cs, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c
>> index 2296f3e1655..16c3617c104 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c
>> @@ -39,7 +39,7 @@ foo1 (uint8x16_t a, uint8_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u8 cs, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c
>> index 1d870428c55..2f84d751c53 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        eq, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c
>> index 8b8610b0617..6cfe7338fce 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        eq, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c
>> index 409c9de58ba..362e830c908 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c
>> @@ -39,7 +39,7 @@ foo1 (uint16x8_t a, uint16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i16        eq, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c
>> index c3b1736bfa1..583beb97849 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c
>> @@ -39,7 +39,7 @@ foo1 (uint32x4_t a, uint32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i32        eq, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c
>> index 3728c738b54..db7f1877d73 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c
>> @@ -39,7 +39,7 @@ foo1 (uint8x16_t a, uint8_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i8 eq, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c
>> index 4e9a346ab14..978bd7d4b52 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        ge, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c
>> index 2cf1d1ab0b6..66b6d8b0056 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        ge, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c
>> index 89d8e2b9109..9c5f1f2f5c8 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        gt, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c
>> index 482ac094cf3..2723aa7f98f 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        gt, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c
>> index 085b8277736..5712db2ceef 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c
>> @@ -39,7 +39,7 @@ foo1 (uint16x8_t a, uint16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u16        hi, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c
>> index a62a73ff24c..f7a25af8574 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c
>> @@ -39,7 +39,7 @@ foo1 (uint32x4_t a, uint32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u32        hi, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c
>> index f05c9d24643..8cd28fb1681 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c
>> @@ -39,7 +39,7 @@ foo1 (uint8x16_t a, uint8_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.u8 hi, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c
>> index 4f6276484ba..1d1f4bf0e58 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        le, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c
>> index e71dcb8f174..bf77a808064 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        le, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c
>> index c6fdb08d8ae..f9f091cd9b3 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        lt, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c
>> index 4f1ac3c0977..d22ea1aca30 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        lt, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c
>> index e36d8a95a85..83beca964d6 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c
>> @@ -39,7 +39,7 @@ foo1 (float16x8_t a, float16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f16        ne, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c
>> index 7262503eee6..abe1abfed2a 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c
>> @@ -39,7 +39,7 @@ foo1 (float32x4_t a, float32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.f32        ne, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c
>> index 71d878dff9f..ca55fe2f76c 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c
>> @@ -39,7 +39,7 @@ foo1 (uint16x8_t a, uint16_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i16        ne, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c
>> index 3f997e8e487..77bac757d68 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c
>> @@ -39,7 +39,7 @@ foo1 (uint32x4_t a, uint32_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i32        ne, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c
>> b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c
>> index 9917a95ffb7..352afa798d1 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c
>> @@ -39,7 +39,7 @@ foo1 (uint8x16_t a, uint8_t b)
>>   }
>>
>>   /*
>> -**foo2:
>> +**foo2: { xfail *-*-* }
>>   **   ...
>>   **   vcmp.i8 ne, q[0-9]+, (?:ip|fp|r[0-9]+)(?:       @.*|)
>>   **   ...
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-1.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-1.c
>> index 2d42062bc8e..8383b4d9e3a 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-1.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-1.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.8        q0, \[r0\]
>> +**   vstrbt.8        q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.8        q0, \[r0\]
>> +**   vstrbt.8        q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-10.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-10.c
>> index 4db594f588f..7b1cd3711d8 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-10.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-10.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrht.32       q0, \[r0\]
>> +**   vstrht.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrht.32       q0, \[r0\]
>> +**   vstrht.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-11.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-11.c
>> index 329fcb33eeb..e6ae8524052 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-11.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-11.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-12.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-12.c
>> index 3f7c5b2a4c1..e352508e07e 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-12.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-12.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-13.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-13.c
>> index 2f82228d8f6..13afa92771d 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-13.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-13.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-14.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-14.c
>> index ba6196b7994..a093cd4b708 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-14.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-14.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrwt.32       q0, \[r0\]
>> +**   vstrwt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-2.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-2.c
>> index 52c8d87ccc8..da4181ff0b7 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-2.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-2.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.8        q0, \[r0\]
>> +**   vstrbt.8        q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.8        q0, \[r0\]
>> +**   vstrbt.8        q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-3.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-3.c
>> index ac89e7ea883..9604fd100e6 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-3.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-3.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.16       q0, \[r0\]
>> +**   vstrbt.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.16       q0, \[r0\]
>> +**   vstrbt.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-4.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-4.c
>> index dc4f7ddab07..07ba37b466c 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-4.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-4.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.16       q0, \[r0\]
>> +**   vstrbt.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.16       q0, \[r0\]
>> +**   vstrbt.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-5.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-5.c
>> index d1dfd328d66..72c1dd5a4d6 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-5.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-5.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.32       q0, \[r0\]
>> +**   vstrbt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.32       q0, \[r0\]
>> +**   vstrbt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-6.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-6.c
>> index fa70dde9eeb..3fedc9b98c8 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-6.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-6.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrbt.32       q0, \[r0\]
>> +**   vstrbt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrbt.32       q0, \[r0\]
>> +**   vstrbt.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-7.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-7.c
>> index 73cd8605171..c3b440c3b6c 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-7.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-7.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-8.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-8.c
>> index 187c2b3f4ce..5c450b81d1c 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-8.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-8.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrht.16       q0, \[r0\]
>> +**   vstrht.16       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> diff --git a/gcc/testsuite/gcc.target/arm/mve/pr108177-9.c
>> b/gcc/testsuite/gcc.target/arm/mve/pr108177-9.c
>> index caecd18a881..b5084efcc00 100644
>> --- a/gcc/testsuite/gcc.target/arm/mve/pr108177-9.c
>> +++ b/gcc/testsuite/gcc.target/arm/mve/pr108177-9.c
>> @@ -7,9 +7,9 @@
>>   /*
>>   ** test:
>>   **...
>> -**   vstrht.32       q0, \[r0\]
>> +**   vstrht.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>> -**   vstrht.32       q0, \[r0\]
>> +**   vstrht.32       q[0-9]+, \[(?:ip|fp|r[0-9]+)\]
>>   **...
>>   */
>>
>> --
>> 2.25.1

  reply	other threads:[~2023-05-02 12:26 UTC|newest]

Thread overview: 31+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2023-04-28 11:29 [PATCH 01/10] arm: Mve testsuite improvements Andrea Corallo
2023-04-28 11:29 ` [PATCH 02/10] arm: Fix vstrwq* backend + testsuite Andrea Corallo
2023-04-28 16:27   ` Kyrylo Tkachov
2023-05-02  8:21   ` Christophe Lyon
2023-05-02  8:45     ` Andrea Corallo
2023-05-02 10:18     ` Andrea Corallo
2023-04-28 11:29 ` [PATCH 03/10] arm: Mve backend + testsuite fixes 2 Andrea Corallo
2023-04-28 16:40   ` Kyrylo Tkachov
2023-05-02 11:53     ` Andrea Corallo
2023-04-28 11:29 ` [PATCH 04/10] arm: Stop vadcq, vsbcq intrinsics from overwriting the FPSCR NZ flags Andrea Corallo
2023-04-28 16:45   ` Kyrylo Tkachov
2023-05-03 12:19     ` Stamatis Markianos-Wright
2023-05-03 12:55       ` Kyrylo Tkachov
2023-04-28 11:29 ` [PATCH 05/10] arm: Add vorrq_n overloading into vorrq _Generic Andrea Corallo
2023-04-28 16:47   ` Kyrylo Tkachov
2023-04-28 11:29 ` [PATCH 06/10] arm: Fix overloading of MVE scalar constant parameters on vbicq, vmvnq_m Andrea Corallo
2023-04-28 16:47   ` Kyrylo Tkachov
2023-04-28 11:29 ` [PATCH 07/10] arm: Fix MVE header pointer overloads this time (and a bit more tidying) Andrea Corallo
2023-04-28 16:51   ` Kyrylo Tkachov
2023-04-28 11:30 ` [PATCH 08/10] arm testsuite: Remove reduntant tests Andrea Corallo
2023-04-28 16:52   ` Kyrylo Tkachov
2023-04-28 11:30 ` [PATCH 09/10] arm testsuite: XFAIL or relax registers in some tests Andrea Corallo
2023-04-28 16:54   ` Kyrylo Tkachov
2023-05-02 12:17     ` Stamatis Markianos-Wright [this message]
2023-05-02  8:28   ` Christophe Lyon
2023-05-02  9:33     ` Stamatis Markianos-Wright
2023-04-28 11:30 ` [PATCH 10/10] arm testsuite: Shifts and get_FPSCR ACLE optimisation fixes Andrea Corallo
2023-04-28 16:58   ` Kyrylo Tkachov
2023-05-03 12:34     ` Stamatis Markianos-Wright
2023-05-03 12:56       ` Kyrylo Tkachov
2023-04-28 16:27 ` [PATCH 01/10] arm: Mve testsuite improvements Kyrylo Tkachov

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1327ffe9-c188-e60b-0a07-90fb3ed26d7a@arm.com \
    --to=stam.markianos-wright@arm.com \
    --cc=Andrea.Corallo@arm.com \
    --cc=Kyrylo.Tkachov@arm.com \
    --cc=Richard.Earnshaw@arm.com \
    --cc=gcc-patches@gcc.gnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for read-only IMAP folder(s) and NNTP newsgroup(s).